# **CSIT REPORT** $\textbf{Release rls2101}_1$ ## **CONTENTS** | 1 | Introduction | | | | |-----|---------------------|-------------------------------|------|--| | | 1.1 | Report History | 1 | | | | 1.2 | Report Structure | 1 | | | | 1.3 | Test Scenarios | 3 | | | | 1.4 | Performance Physical Testbeds | 3 | | | | 1.5 | Test Methodology | 18 | | | 2 | VPP Performance 58 | | | | | | 2.1 | Overview | 58 | | | | 2.2 | Release Notes | 65 | | | | 2.3 | Packet Throughput | 68 | | | | 2.4 | Speedup Multi-Core | 338 | | | | 2.5 | Packet Latency | 604 | | | | 2.6 | Comparisons | 939 | | | | 2.7 | Throughput Trending | | | | | 2.8 | Test Environment | | | | | 2.9 | Documentation | 1000 | | | 3 | CSIT Framework 1007 | | | | | | 3.1 | Design | 1007 | | | | 3.2 | Test Naming | 1010 | | | | 3.3 | Presentation and Analytics | 1012 | | | | 3.4 | CSIT RF Tags Descriptions | 1040 | | | Bil | Bibliography | | | | **CHAPTER** ONE ## INTRODUCTION ## 1.1 Report History FD.io CSIT-2101.1 Report history and per .[ww] revision changes are listed below. | .[ww] Revision | Changes | |----------------|------------------| | .33 | Initial revision | FD.io CSIT Reports follow CSIT-[yy][mm].[ww] numbering format, with version denoted by concatenation of two digit year [yy] and two digit month [mm], and maintenance revision identified by two digit calendar week number [ww]. ## 1.2 Report Structure FD.io CSIT-2101.1 report contains system performance and functional testing data of VPP-21.01.1 release. PDF version of this report¹ is available for download. CSIT-2101.1 report is structured as follows: - 1. INTRODUCTION: General introduction to FD.io CSIT-2101.1. - Introduction: This section. - Test Scenarios Overview: A brief overview of test scenarios covered in this report. - Physical Testbeds: Description of physical testbeds. - Test Methodology: Performance benchmarking and functional test methodologies. - 2. VPP PERFORMANCE: VPP performance tests executed in physical FD.io testbeds. - Overview: Tested logical topologies, test coverage and naming specifics. - Release Notes: Changes in CSIT-2101.1, added tests, environment or methodology changes, known issues. - Packet Throughput: NDR, PDR throughput graphs based on results from repeated same test job executions to verify repeatibility of measurements. - **Speedup Multi-Core**: NDR, PDR throughput multi-core speedup graphs based on results from test job executions. - Packet Latency: Latency graphs based on results from test job executions. - Soak Tests: Long duration soak tests are executed using PLRsearch algorithm. - NFV Service Density: Network Function Virtualization (NFV) service density tests focus on measuring total per server throughput at varied NFV service "packing" densities with vswitch providing host dataplane. <sup>&</sup>lt;sup>1</sup> https://docs.fd.io/csit/rls2101.1/report/\_static/archive/csit\_rls2101.1.33.pdf - **Comparisons**: Performance comparisons between VPP releases and between different testbed types. - Throughput Trending: References to continuous VPP performance trending. - **Test Environment**: Performance test environment configuration. - **Documentation**: Pointers to CSIT source code documentation for VPP performance tests. - 3. DPDK PERFORMANCE: DPDK performance tests executed in physical FD.io testbeds. - Overview: Tested logical topologies, test coverage. - Release Notes: Changes in CSIT-2101.1, known issues. - Packet Throughput: NDR, PDR throughput graphs based on results from repeated same test job executions to verify repeatibility of measurements. - Packet Latency: Latency graphs based on results from test job executions. - **Comparisons**: Performance comparisons between DPDK releases and between different testbed types. - Throughput Trending: References to regular DPDK performance trending. - **Test Environment**: Performance test environment configuration. - **Documentation**: Pointers to CSIT source code documentation for DPDK performance tests. - 4. VPP DEVICE: VPP functional tests executed in physical FD.io testbeds using containers. - Overview: Tested virtual topologies, test coverage and naming specifics; - Release Notes: Changes in CSIT-2101.1, added tests, environment or methodology changes, known issues. - Integration Tests: Functional test environment configuration. - Documentation: Pointers to CSIT source code documentation for VPP functional tests. - 5. DETAILED RESULTS: Detailed result tables auto-generated from CSIT test job executions using RF (Robot Framework) output files as sources. - VPP Performance NDR/PDR: VPP NDR/PDR throughput and latency. - VPP Performance MRR: VPP MRR throughput. - DPDK Performance: DPDK Testpmd and L3fwd NDR/PDR throughput and latency. - 6. TEST CONFIGURATION: VPP DUT configuration data based on VPP API Test (VAT) Commands History auto-generated from CSIT test job executions using RF output files as sources. - VPP Performance NDR/PDR: Configuration data. - VPP Performance MRR: Configuration data. - 7. TEST OPERATIONAL DATA: VPP DUT operational data auto-generated from CSIT test job executions using RFoutput files as sources. - VPP Performance NDR/PDR: VPP show run outputs under test load. - 8. CSIT FRAMEWORK DOCUMENTATION: Description of the overall FD.io CSIT framework. - **Design**: Framework modular design hierarchy. - Test naming: Test naming convention. - Presentation and Analytics Layer: Description of PAL CSIT analytics module. - CSIT RF Tags Descriptions: CSIT RF Tags used for test suite and test case grouping and selection. ## 1.3 Test Scenarios FD.io CSIT-2101.1 report includes multiple test scenarios of VPP centric applications, topologies and use cases. In addition it also covers baseline tests of DPDK sample applications. Tests are executed in physical (performance tests) and virtual environments (functional tests). Brief overview of test scenarios covered in this report: - VPP Performance: VPP performance tests are executed in physical FD.io testbeds, focusing on VPP network data plane performance in NIC-to-NIC switching topologies. Tested across Intel Cascadelake and Skylake servers, ARM, Denverton, range of NICs (10GE, 25GE, 40GE, 100GE) and multi-thread/multi-core configurations. VPP application runs in bare-metal host user-mode handling NICs. TRex is used as a traffic generator. - 2. **VPP Vhostuser Performance with KVM VMs**: VPP VM service switching performance tests using vhostuser virtual interface for interconnecting multiple NF-in-VM instances. VPP vswitch instance runs in bare-metal user-mode handling NICs and connecting over vhost-user interfaces to VM instances each running VPP with virtio virtual interfaces. Similarly to VPP Performance, tests are run across a range of configurations. TRex is used as a traffic generator. - 3. VPP Memif Performance with LXC and Docker Containers: VPP Container service switching performance tests using memif virtual interface for interconnecting multiple VPP-in-container instances. VPP vswitch instance runs in bare-metal user-mode handling NICs and connecting over memif (Slave side) interfaces to more instances of VPP running in LXC or in Docker Containers, both with memif interfaces (Master side). Similarly to VPP Performance, tests are run across a range of configurations. TRex is used as a traffic generator. - 4. **DPDK Performance**: VPP uses DPDK to drive the NICs and physical interfaces. DPDK performance tests are used as a baseline to profile performance of the DPDK sub-system. Two DPDK applications are tested: Testpmd and L3fwd. DPDK tests are executed in the same testing environment as VPP tests. DPDK Testpmd and L3fwd applications run in host user-mode. TRex is used as a traffic generator. - 5. **VPP Functional**: VPP functional tests are executed in virtual FD.io testbeds, focusing on VPP packet processing functionality, including both network data plane and in-line control plane. Tests cover vNIC-to-vNIC vNIC-to-nestedVM-to-vNIC forwarding topologies. Scapy is used as a traffic generator All CSIT test data included in this report is auto- generated from RF (Robot Framework) output.xml files produced by LF (Linux Foundation) FD.io Jenkins jobs executed against VPP-21.01.1 release artifacts. References are provided to the original FD.io Jenkins job results and all archived source files. FD.io CSIT system is developed using two main coding platforms: RF and Python. CSIT-2101.1 source code for the executed test suites is available in CSIT branch rls2101\_1 in the directory ./tests/<name\_of\_the\_test\_suite>. A local copy of CSIT source code can be obtained by cloning CSIT git repository - git clone https://gerrit.fd.io/r/csit. ## 1.4 Performance Physical Testbeds All FD.io (Fast Data Input/Ouput) CSIT (Continuous System Integration and Testing) performance test results included in this report are executed on the physical testbeds hosted by LF FD.io project, unless otherwise noted. Two physical server topology types are used: - 2-Node Topology: Consists of one server acting as a System Under Test (SUT) and one server acting as a Traffic Generator (TG), with both servers connected into a ring topology. Used for executing tests that require frame encapsulations supported by TG. - 3-Node Topology: Consists of two servers acting as a Systems Under Test (SUTs) and one server acting as a Traffic Generator (TG), with all servers connected into a ring topology. Used for executing 1.3. Test Scenarios 3 tests that require frame encapsulations not supported by TG e.g. certain overlay tunnel encapsulations and IPsec. Number of native Ethernet, IPv4 and IPv6 encapsulation tests are also executed on these testbeds, for comparison with 2-Node Topology. Current FD.io production testbeds are built with SUT servers based on the following processor architectures: - Intel Xeon: Skylake Platinum 8180, Cascadelake 6252N, (Icelake 8358 to be added). - Intel Atom: Denverton C3858. - Arm: TaiShan 2280, hip07-d05. - AMD EPYC: Zen2 7532. CSIT-2106 report data for Intel Xeon Icelake testbeds comes from testbeds in Intel labs set up per CSIT specification and running CSIT code. Physical setup used is specified in 2n-icx and 3n-icx sections below. For details about tested VPP and CSIT versions see *Release Notes* (page 65). Server SUT performance depends on server and processor type, hence results for testbeds based on different servers must be reported separately, and compared if appropriate. Complete technical specifications of compute servers used in CSIT physical testbeds are maintained in FD.io CSIT repository: https://git.fd.io/csit/tree/docs/lab/testbed\_specifications.md. #### 1.4.1 Physical NICs and Drivers SUT and TG servers are equipped with a number of different NIC models. VPP is performance tested on SUTs with the following NICs and drivers: - 1. 2p10GE: x520, x550, x553 Intel (codename Niantic) DPDK Poll Mode Driver (PMD). - 2. 4p10GE: x710-DA4 Intel (codename Fortville, FVL) DPDK PMD. AVF in PMD mode. AF\_XDP in PMD mode. - 3. 2p25GE: xxv710-DA2 Intel (codename Fortville, FVL) DPDK PMD. AVF in PMD mode. AF\_XDP in PMD mode. - 4. 2p100GE: cx556a-edat Mellanox ConnectX5 RDMA core in PMD mode. - 5. 2p100GE: E810-2CQDA2 Intel (codename Columbiaville, CVL) DPDK PMD. AVF in PMD mode. DPDK applications, testpmd and I3fwd, are performance tested on the same SUTs exclusively with DPDK drivers for all NICs. TRex running on TGs is using DPDK drivers for all NICs. VPP hoststack tests utilize ab (Apache HTTP server benchmarking tool) running on TGs and using Linux drivers for all NICs. For more information see Test Environment (page 956) and dpdk\_test\_environment. ## 1.4.2 2-Node AMD EPYC Zen2 (2n-zn2) One 2n-zn2 testbed in in operation in FD.io labs. It is built based on two SuperMicro SuperMicro AS-1114S-WTRT servers, with SUT and TG servers equipped with one AMD EPYC Zen2 7532 processor each (256 MB Cache, 2.40 GHz, 32 cores). 2n-zn2 physical topology is shown below. ## SUT NICs: - 1. NIC-1: x710-DA4 4p10GE Intel. - 2. NIC-2: xxv710-DA2 2p25GE Intel. - 3. NIC-3: cx556a-edat ConnectX5 2p100GE Mellanox. #### TG NICs: 1. NIC-1: x710-DA4 4p10GE Intel. - 2. NIC-2: xxv710-DA2 2p25GE Intel. - 3. NIC-3: cx556a-edat ConnectX5 2p100GE Mellanox. All AMD EPYC Zen2 7532 servers run with AMD SMT enabled, doubling the number of logical cores exposed to Linux. ## 1.4.3 2-Node Xeon Cascadelake (2n-clx) Three 2n-clx testbeds are in operation in FD.io labs. Each 2n-clx testbed is built with two SuperMicro SYS-7049GP-TRT servers, SUTs are equipped with two Intel Xeon Gold 6252N processors (35.75 MB Cache, 2.30 GHz, 24 cores). TGs are equiped with Intel Xeon Cascade Lake Platinum 8280 processors (38.5 MB Cache, 2.70 GHz, 28 cores). 2n-clx physical topology is shown below. ## **SUT NICs:** - 1. NIC-1: x710-DA4 4p10GE Intel. - 2. NIC-2: xxv710-DA2 2p25GE Intel. - 3. NIC-3: cx556a-edat ConnectX5 2p100GE Mellanox. - 4. NIC-4: empty, future expansion. - 5. NIC-5: empty, future expansion. 6. NIC-6: empty, future expansion. #### TG NICs: - 1. NIC-1: x710-DA4 4p10GE Intel. - 2. NIC-2: xxv710-DA2 2p25GE Intel. - 3. NIC-3: cx556a-edat ConnectX5 2p100GE Mellanox. - 4. NIC-4: empty, future expansion. - 5. NIC-5: empty, future expansion. - 6. NIC-6: x710-DA4 4p10GE Intel. (For self-tests.) All Intel Xeon Cascadelake servers run with Intel Hyper-Threading enabled, doubling the number of logical cores exposed to Linux. ## 1.4.4 2-Node Xeon Icelake (2n-icx) EXPERIMENTAL One 2n-icx testbed located in Intel labs was used for CSIT testing. It is built with two SuperMicro SYS-740GP-TNRT servers. SUT is equipped with two Intel Xeon Gold 6338N processors (48 MB Cache, 2.20 GHz, 32 cores). TG is equiped with two Intel Xeon Ice Lake Platinum 8360Y processors (54 MB Cache, 2.40 GHz, 36 cores). 2n-icx physical topology is shown below. #### SUT and TG NICs: 1. NIC-1: E810-2CQDA2 2p100GbE Intel. All Intel Xeon Icelake servers run with Intel Hyper-Threading enabled, doubling the number of logical cores exposed to Linux. ## 1.4.5 3-Node Xeon Icelake (3n-icx) EXPERIMENTAL One 3n-icx testbed located in Intel labs was used for CSIT testing. It is built with three SuperMicro SYS-740GP-TNRT servers. SUTs are equipped each with two Intel Xeon Platinum 8360Y processors (54 MB Cache, 2.40 GHz, 36 cores). TG is equiped with two Intel Xeon Ice Lake Platinum 8360Y processors (54 MB Cache, 2.40 GHz, 36 cores). 3n-icx physical topology is shown below. #### SUT and TG NICs: 1. NIC-1: E810-2CQDA2 2p100GbE Intel. All Intel Xeon Icelake servers run with Intel Hyper-Threading enabled, doubling the number of logical cores exposed to Linux. ## 1.4.6 2-Node Xeon Skylake (2n-skx) Four 2n-skx testbeds are in operation in FD.io labs. Each 2n-skx testbed is built with two SuperMicro SYS-7049GP-TRT servers, each in turn equipped with two Intel Xeon Skylake Platinum 8180 processors (38.5 MB Cache, 2.50 GHz, 28 cores). 2n-skx physical topology is shown below. ## SUT NICs: 1. NIC-1: x710-DA4 4p10GE Intel. - 2. NIC-2: xxv710-DA2 2p25GE Intel. - 3. NIC-3: empty, future expansion. - 4. NIC-4: empty, future expansion. - 5. NIC-5: empty, future expansion. - 6. NIC-6: empty, future expansion. #### TG NICs: - 1. NIC-1: x710-DA4 4p10GE Intel. - 2. NIC-2: xxv710-DA2 2p25GE Intel. - 3. NIC-3: empty, future expansion. - 4. NIC-4: empty, future expansion. - 5. NIC-5: empty, future expansion. - 6. NIC-6: x710-DA4 4p10GE Intel. (For self-tests.) All Intel Xeon Skylake servers run with Intel Hyper-Threading enabled, doubling the number of logical cores exposed to Linux, with 56 logical cores and 28 physical cores per processor socket. #### 1.4.7 3-Node Xeon Skylake (3n-skx) Two 3n-skx testbeds are in operation in FD.io labs. Each 3n-skx testbed is built with three SuperMicro SYS-7049GP-TRT servers, each in turn equipped with two Intel Xeon Skylake Platinum 8180 processors (38.5 MB Cache, 2.50 GHz, 28 cores). 3n-skx physical topology is shown below. SUT1 and SUT2 NICs: - 1. NIC-1: x710-DA4 4p10GE Intel. - 2. NIC-2: xxv710-DA2 2p25GE Intel. - 3. NIC-3: empty, future expansion. - 4. NIC-4: empty, future expansion. - 5. NIC-5: empty, future expansion. - 6. NIC-6: empty, future expansion. #### TG NICs: - 1. NIC-1: x710-DA4 4p10GE Intel. - 2. NIC-2: xxv710-DA2 2p25GE Intel. - 3. NIC-3: empty, future expansion. - 4. NIC-4: empty, future expansion. - 5. NIC-5: empty, future expansion. - 6. NIC-6: x710-DA4 4p10GE Intel. (For self-tests.) All Intel Xeon Skylake servers run with Intel Hyper-Threading enabled, doubling the number of logical cores exposed to Linux, with 56 logical cores and 28 physical cores per processor socket. ## 1.4.8 2-Node Atom Denverton (2n-dnv) 2n-dnv testbed is built with: i) one Intel S2600WFT server acting as TG and equipped with two Intel Xeon Skylake Platinum 8180 processors (38.5 MB Cache, 2.50 GHz, 28 cores), and ii) one SuperMicro SYS-E300-9A server acting as SUT and equipped with one Intel Atom C3858 processor (12 MB Cache, 2.00 GHz, 12 cores). 2n-dnv physical topology is shown below. ## SUT 10GE NIC ports: - 1. P-1: x553 copper port. - 2. P-2: x553 copper port. - 3. P-3: x553 fiber port. - 4. P-4: x553 fiber port. #### TG NICs: - 1. NIC-1: x550-T2 2p10GE Intel. - 2. NIC-2: x550-T2 2p10GE Intel. - 3. NIC-3: x520-DA2 2p10GE Intel. - 4. NIC-4: x520-DA2 2p10GE Intel. The 2n-dnv testbed is in operation in Intel SH labs. ## 1.4.9 3-Node Atom Denverton (3n-dnv) One 3n-dnv testbed is built with: i) one SuperMicro SYS-7049GP-TRT server acting as TG and equipped with two Intel Xeon Skylake Platinum 8180 processors (38.5 MB Cache, 2.50 GHz, 28 cores), and ii) one SuperMicro SYS-E300-9A server acting as SUT and equipped with one Intel Atom C3858 processor (12 MB Cache, 2.00 GHz, 12 cores). 3n-dnv physical topology is shown below. #### SUT1 and SUT2 NICs: - 1. NIC-1: x553 2p10GE fiber Intel. - 2. NIC-2: x553 2p10GE copper Intel. #### TG NICs: 1. NIC-1: x710-DA4 4p10GE Intel. ## 1.4.10 3-Node ARM TaiShan (3n-tsh) One 3n-tsh testbed is built with: i) one SuperMicro SYS-7049GP-TRT server acting as TG and equipped with two Intel Xeon Skylake Platinum 8180 processors (38.5 MB Cache, 2.50 GHz, 28 cores), and ii) one Huawei TaiShan 2280 server acting as SUT and equipped with one hip07-d05 processor (64\* ARM Cortex-A72). 3n-tsh physical topology is shown below. #### SUT1 and SUT2 NICs: - 1. NIC-1: connectx4 2p25GE Mellanox. - 2. NIC-2: x520 2p10GE Intel. #### TG NICs: - 1. NIC-1: x710-DA4 4p10GE Intel. - 2. NIC-2: xxv710-DA2 2p25GE Intel. - 3. NIC-3: xl710-QDA2 2p40GE Intel. ## 1.4.11 2-Node ARM ThunderX2 (2n-tx2) One 2n-tx2 testbed is built with: i) one SuperMicro SYS-7049GP-TRT server acting as TG and equipped with two Intel Xeon Skylake Platinum 8180 processors (38.5 MB Cache, 2.50 GHz, 28 cores), and ii) one Marvell ThnderX2 9975 (28\* ThunderX2) server acting as SUT and equipped with two ThunderX2 ARMv8 CN9975 processors. 2n-tx2 physical topology is shown below. SUT NICs: - 1. NIC-1: xI710-QDA2 2p40GE Intel (not connected). - 2. NIC-2: xI710-QDA2 2p40GE Intel. #### TG NICs: 1. NIC-1: xl710-QDA2 2p40GE Intel. ## 1.5 Test Methodology ## 1.5.1 Terminology - Frame size: size of an Ethernet Layer-2 frame on the wire, including any VLAN tags (dot1q, dot1ad) and Ethernet FCS, but excluding Ethernet preamble and inter-frame gap. Measured in Bytes. - Packet size: same as frame size, both terms used interchangeably. - Inner L2 size: for tunneled L2 frames only, size of an encapsulated Ethernet Layer-2 frame, preceded with tunnel header, and followed by tunnel trailer. Measured in Bytes. - Inner IP size: for tunneled IP packets only, size of an encapsulated IPv4 or IPv6 packet, preceded with tunnel header, and followed by tunnel trailer. Measured in Bytes. - Device Under Test (DUT): In software networking, "device" denotes a specific piece of software tasked with packet processing. Such device is surrounded with other software components (such as operating system kernel). It is not possible to run devices without also running the other components, and hardware resources are shared between both. For purposes of testing, the whole set of hardware and software components is called "System Under Test" (SUT). As SUT is the part of the whole test setup performance of which can be measured with RFC 2544<sup>2</sup>, using SUT instead of RFC 2544<sup>3</sup> DUT. Device under test (DUT) can be re-introduced when analyzing test results using whitebox techniques, but this document sticks to blackbox testing. - System Under Test (SUT): System under test (SUT) is a part of the whole test setup whose performance is to be benchmarked. The complete methodology contains other parts, whose performance is either already established, or not affecting the benchmarking result. - **Bi-directional throughput tests**: involve packets/frames flowing in both east-west and west-east directions over every tested interface of SUT/DUT. Packet flow metrics are measured per direction, and can be reported as aggregate for both directions (i.e. throughput) and/or separately for each measured direction (i.e. latency). In most cases bi-directional tests use the same (symmetric) load in both directions. - Uni-directional throughput tests: involve packets/frames flowing in only one direction, i.e. either east-west or west-east direction, over every tested interface of SUT/DUT. Packet flow metrics are measured and are reported for measured direction. - Packet Loss Ratio (PLR): ratio of packets received relative to packets transmitted over the test trial duration, calculated using formula: PLR = ( pkts\_transmitted pkts\_received ) / pkts\_transmitted. For bi-directional throughput tests aggregate PLR is calculated based on the aggregate number of packets transmitted and received. - Packet Throughput Rate: maximum packet offered load DUT/SUT forwards within the specified Packet Loss Ratio (PLR). In many cases the rate depends on the frame size processed by DUT/SUT. Hence packet throughput rate MUST be quoted with specific frame size as received by DUT/SUT during the measurement. For bi-directional tests, packet throughput rate should be reported as aggregate for both directions. Measured in packets-per-second (pps) or frames-per-second (fps), equivalent metrics. - Bandwidth Throughput Rate: a secondary metric calculated from packet throughput rate using formula: bw\_rate = pkt\_rate \* (frame\_size + L1\_overhead) \* 8, where L1\_overhead for Ethernet <sup>&</sup>lt;sup>2</sup> https://tools.ietf.org/html/rfc2544.html <sup>&</sup>lt;sup>3</sup> https://tools.ietf.org/html/rfc2544.html includes preamble (8 Bytes) and inter-frame gap (12 Bytes). For bi-directional tests, bandwidth throughput rate should be reported as aggregate for both directions. Expressed in bits-per-second (bps). - Non Drop Rate (NDR): maximum packet/bandwith throughput rate sustained by DUT/SUT at PLR equal zero (zero packet loss) specific to tested frame size(s). MUST be quoted with specific packet size as received by DUT/SUT during the measurement. Packet NDR measured in packets-persecond (or fps), bandwidth NDR expressed in bits-per-second (bps). - Partial Drop Rate (PDR): maximum packet/bandwith throughput rate sustained by DUT/SUT at PLR greater than zero (non-zero packet loss) specific to tested frame size(s). MUST be quoted with specific packet size as received by DUT/SUT during the measurement. Packet PDR measured in packets-per-second (or fps), bandwidth PDR expressed in bits-per-second (bps). - Maximum Receive Rate (MRR): packet/bandwidth rate regardless of PLR sustained by DUT/SUT under specified Maximum Transmit Rate (MTR) packet load offered by traffic generator. MUST be quoted with both specific packet size and MTR as received by DUT/SUT during the measurement. Packet MRR measured in packets-per-second (or fps), bandwidth MRR expressed in bits-per-second (bps). - Trial: a single measurement step. - **Trial duration**: amount of time over which packets are transmitted and received in a single measurement step. #### 1.5.2 Per Thread Resources CSIT test framework is managing mapping of the following resources per thread: - 1. Cores, physical cores (pcores) allocated as pairs of sibling logical cores (lcores) if server in Hyper-Threading/SMT mode, or as single lcores if server not in HyperThreading/SMT mode. Note that if server's processors are running in HyperThreading/SMT mode sibling lcores are always used. - 2. Receive Queues (RxQ), packet receive queues allocated on each physical and logical interface tested. - 3. Transmit Queues(TxQ), packet transmit queues allocated on each physical and logical interface tested. Approach to mapping per thread resources depends on the application/DUT tested (VPP or DPDK apps) and associated thread types, as follows: - 1. Data-plane workers, used for data-plane packet processing, when no feature workers present. - Cores: data-plane workers are typically tested in 1, 2 and 4 pcore configurations, running on single lcore per pcore or on sibling lcores per pcore. Result is a set of {T}t{C}c thread-core configurations, where{T} stands for a total number of threads (lcores), and {C} for a total number of pcores. Tested configurations are encoded in CSIT test case names, e.g. "1c", "2c", "4c", and test tags "2T1C"(or "1T1C"), "4T2C" (or "2T2C"), "8T4C" (or "4T4C"). - Interface Receive Queues (RxQ): as of CSIT-2106 release, number of RxQs used on each physical or virtual interface is equal to the number of data-plane workers. In other words each worker has a dedicated RxQ on each interface tested. This ensures packet processing load to be equal for each worker, subject to RSS flow load balancing efficacy. Note: Before CSIT-2106 total number of RxQs across all interfaces of specific type was equal to the number of data-plane workers. - Interface Transmit Queues (TxQ): number of TxQs used on each physical or virtual interface is equal to the number of data-plane workers. In other words each worker has a dedicated TxQ on each interface tested. - Applies to VPP and DPDK Testpmd and L3Fwd. - 2. Data-plane and feature workers (e.g. IPsec async crypto workers), the latter dedicated to specific feature processing. - Cores: data-plane and feature workers are tested in 2, 3 and 4 pcore configurations, running on single lcore per pcore or on sibling lcores per pcore. This results in a two sets of thread-core combinations separated by "-", {T}t{C}c-{T}t{C}c, with the leading set denoting total number of threads (lcores) and pcores used for data-plane workers, and the trailing set denoting total number of lcores and pcores used for feature workers. Accordingly, tested configurations are encoded in CSIT test case names, e.g. "1c-1c", "1c-2c", "1c-3c", and test tags "2T1C\_2T1C" (or "1T1C\_1T1C"), "2T1C\_4T2C"(or "1T1C\_2T2C"), "2T1C\_6T3C" (or "1T1C\_3T3C"). - RxQ and TxQ: no RxQs and no TxQs are used by feature workers. - Applies to VPP only. - 3. Management/main worker, control plane and management. - Cores: single lcore. - RxQ: not used (VPP default behaviour). - TxQ: single TxQ per interface, allocated but not used (VPP default behaviour). - Applies to VPP only. #### **VPP Thread Configuration** Mapping of cores and RxQs to VPP data-plane worker threads is done in the VPP startup.conf during test suite setup: - 1. *corelist-workers* < *list\_of\_cores*>: List of logical cores to run VPP data-plane workers and feature workers. The actual lcores' allocations depends on HyperThreading/SMT server configuration and per test core configuration. - For tests without feature workers, by default, all CPU cores configured in startup.conf are used for data-plane workers. - For tests with feature workers, CSIT code distributes lcores across data-plane and feature workers. - 2. num-rx-queues <value>: Number of Rx queues used per interface. Mapping of TxQs to VPP data-plane worker threads uses the default VPP setting of one TxQ per interface per data-plane worker. #### **DPDK Thread Configuration** Mapping of cores and RxQs to DPDK Testpmd/L3Fwd data-plane worker threads is done in the startup CLI: - 1. -l < list\_of\_cores> List of logical cores to run DPDK application. - 2. *nb-cores=<N>* Number of forwarding cores. - 3. $rxq = \langle N \rangle$ Number of Rx queues used per interface. #### 1.5.3 VPP Forwarding Modes VPP is tested in a number of L2, IPv4 and IPv6 packet lookup and forwarding modes. Within each mode baseline and scale tests are executed, the latter with varying number of FIB entries. #### **L2 Ethernet Switching** VPP is tested in three L2 forwarding modes: - *I2patch*: L2 patch, the fastest point-to-point L2 path that loops packets between two interfaces without any Ethernet frame checks or lookups. - *I2xc*: L2 cross-connect, point-to-point L2 path with all Ethernet frame checks, but no MAC learning and no MAC lookup. - *I2bd*: L2 bridge-domain, multipoint-to-multipoint L2 path with all Ethernet frame checks, with MAC learning (unless static MACs are used) and MAC lookup. 12bd tests are executed in baseline and scale configurations: - *12bdbase*: Two MAC FIB entries are learned by VPP to enable packet switching between two interfaces in two directions. VPP L2 switching is tested with 254 IPv4 unique flows per direction, varying IPv4 source address per flow in order to invoke RSS based packet distribution across VPP workers. The same source and destination MAC address is used for all flows per direction. IPv4 source address is incremented for every packet. - *I2bdscale*: A high number of MAC FIB entries are learned by VPP to enable packet switching between two interfaces in two directions. Tested MAC FIB sizes include: i) 10k with 5k unique flows per direction, ii) 100k with 2 x 50k flows and iii) 1M with 2 x 500k flows. Unique flows are created by using distinct source and destination MAC addresses that are changed for every packet using incremental ordering, making VPP learn (or refresh) distinct src MAC entries and look up distinct dst MAC entries for every packet. For details, see *Packet Flow Ordering* (page 43). Ethernet wire encapsulations tested include: untagged, dot1q, dot1ad. #### **IPv4 Routing** IPv4 routing tests are executed in baseline and scale configurations: - *ip4base*: Two /32 IPv4 FIB entries are configured in VPP to enable packet routing between two interfaces in two directions. VPP routing is tested with 253 IPv4 unique flows per direction, varying IPv4 source address per flow in order to invoke RSS based packet distribution across VPP workers. IPv4 source address is incremented for every packet. - *ip4scale*: A high number of /32 IPv4 FIB entries are configured in VPP. Tested IPv4 FIB sizes include: i) 20k with 10k unique flows per direction, ii) 200k with 2 \* 100k flows and iii) 2M with 2 \* 1M flows. Unique flows are created by using distinct IPv4 destination addresses that are changed for every packet, using incremental or random ordering. For details, see *Packet Flow Ordering* (page 43). #### **IPv6 Routing** Similarly to IPv4, IPv6 routing tests are executed in baseline and scale configurations: - *ip6base*: Two /128 IPv4 FIB entries are configured in VPP to enable packet routing between two interfaces in two directions. VPP routing is tested with 253 IPv6 unique flows per direction, varying IPv6 source address per flow in order to invoke RSS based packet distribution across VPP workers. IPv6 source address is incremented for every packet. - *ip4scale*: A high number of /128 IPv6 FIB entries are configured in VPP. Tested IPv6 FIB sizes include: i) 20k with 10k unique flows per direction, ii) 200k with 2 \* 100k flows and iii) 2M with 2 \* 1M flows. Unique flows are created by using distinct IPv6 destination addresses that are changed for every packet, using incremental or random ordering. For details, see *Packet Flow Ordering* (page 43). #### **SRv6 Routing** SRv6 routing tests are executed in a number of baseline configurations, in each case SR policy and steering policy are configured for one direction and one (or two) SR behaviours (functions) in the other directions: - srv6enc1sid: One SID (no SRH present), one SR function End. - srv6enc2sids: Two SIDs (SRH present), two SR functions End and End.DX6. - srv6enc2sids-nodecaps: Two SIDs (SRH present) without decapsulation, one SR function End. - srv6proxy-dyn: Dynamic SRv6 proxy, one SR function End.AD. - srv6proxy-masq: Masguerading SRv6 proxy, one SR function End.AM. - srv6proxy-stat: Static SRv6 proxy, one SR function End.AS. In all listed cases low number of IPv6 flows (253 per direction) is routed by VPP. ## 1.5.4 Data Plane Throughput ## **Data Plane Throughput Tests** Network data plane throughput is measured using multiple test methods in order to obtain representative and repeatable results across the large set of performance test cases implemented and executed within CSIT. Following throughput test methods are used: - MLRsearch Multiple Loss Ratio search - MRR Maximum Receive Rate - PLRsearch Probabilistic Loss Ratio search Description of each test method is followed by generic test properties shared by all methods. #### **MLRsearch Tests** #### **Description** Multiple Loss Ratio search (MLRsearch) tests discover multiple packet throughput rates in a single search, reducing the overall test execution time compared to a binary search. Each rate is associated with a distinct Packet Loss Ratio (PLR) criteria. In FD.io CSIT two throughput rates are discovered: Non-Drop Rate (NDR, with zero packet loss, PLR=0) and Partial Drop Rate (PDR, with PLR<0.5%). MLRsearch is compliant with RFC 2544<sup>4</sup>. #### **Usage** MLRsearch tests are run to discover NDR and PDR rates for each VPP and DPDK release covered by CSIT report. Results for small frame sizes (64b/78B, IMIX) are presented in packet throughput graphs (Box-and-Whisker Plots) with NDR and PDR rates plotted against the test cases covering popular VPP packet paths. Each test is executed at least 10 times to verify measurements repeatability and results are compared between releases and test environments. NDR and PDR packet and bandwidth throughput results for all frame sizes and for all tests are presented in detailed results tables. <sup>&</sup>lt;sup>4</sup> https://tools.ietf.org/html/rfc2544.html #### **Details** See MLRsearch Tests (page 24) section for more detail. MLRsearch is being standardized in IETF in draftietf-bmwg-mlrsearch<sup>5</sup>. #### **MRR Tests** #### **Description** Maximum Receive Rate (MRR) tests are complementary to MLRsearch tests, as they provide a maximum "raw" throughput benchmark for development and testing community. MRR tests measure the packet forwarding rate under the maximum load offered by traffic generator (dependent on link type and NIC model) over a set trial duration, regardless of packet loss. Maximum load for specified Ethernet frame size is set to the bi-directional link rate. #### **Usage** MRR tests are much faster than MLRsearch as they rely on a single trial or a small set of trials with very short duration. It is this property that makes them suitable for continuous execution in daily performance trending jobs enabling detection of performance anomalies (regressions, progressions) resulting from data plane code changes. MRR tests are also used for VPP per patch performance jobs verifying patch performance vs parent. CSIT reports include MRR throughput comparisons between releases and test environments. Small frame sizes only (64b/78B, IMIX). #### **Details** See MRR Throughput (page 25) section for more detail about MRR tests configuration. FD.io CSIT performance dashboard includes complete description of daily performance trending tests<sup>6</sup> and VPP per patch tests<sup>7</sup>. #### **PLRsearch Tests** #### **Description** Probabilistic Loss Ratio search (PLRsearch) tests discovers a packet throughput rate associated with configured Packet Loss Ratio (PLR) criteria for tests run over an extended period of time a.k.a. soak testing. PLRsearch assumes that system under test is probabilistic in nature, and not deterministic. <sup>&</sup>lt;sup>5</sup> https://datatracker.ietf.org/doc/html/draft-ietf-bmwg-mlrsearch-01 <sup>&</sup>lt;sup>6</sup> https://docs.fd.io/csit/master/trending/methodology/performance\_tests.html $<sup>^{7}\</sup> https://docs.fd.io/csit/master/trending/methodology/perpatch\_performance\_tests.html$ #### **Usage** PLRsearch are run to discover a sustained throughput for PLR=10^-7 (close to NDR) for VPP release covered by CSIT report. Results for small frame sizes (64b/78B) are presented in packet throughput graphs (Box Plots) for a small subset of baseline tests. Each soak test lasts 30 minutes and is executed at least twice. Results are compared against NDR and PDR rates discovered with MLRsearch. #### **Details** See *PLRsearch* (page 26) methodology section for more detail. PLRsearch is being standardized in IETF in draft-vpolak-bmwg-plrsearch<sup>8</sup>. #### **Generic Test Properties** All data plane throughput test methodologies share following generic properties: - Tested L2 frame sizes (untagged Ethernet): - IPv4 payload: 64B, IMIX (28x64B, 16x570B, 4x1518B), 1518B, 9000B. - IPv6 payload: 78B, IMIX (28x78B, 16x570B, 4x1518B), 1518B, 9000B. - All quoted sizes include frame CRC, but exclude per frame transmission overhead of 20B (preamble, inter frame gap). - Offered packet load is always bi-directional and symmetric. - All measured and reported packet and bandwidth rates are aggregate bi-directional rates reported from external Traffic Generator perspective. #### **MLRsearch Tests** #### Overview Multiple Loss Rate search (MLRsearch) tests use new search algorithm implemented in FD.io CSIT project. MLRsearch discovers any number of packet throughput rates in a single search, with each rate associated with a different Packet Loss Ratio (PLR) criteria. Two throughput rates of interest in FD.io CSIT are Non-Drop Rate (NDR, with zero packet loss, PLR=0) and Partial Drop Rate (PDR, with packet loss rate not greater than the configured non-zero PLR, currently 0.5%). MLRsearch discovers all the rates in a single pass, reducing required time duration compared to separate 'binary search'es for each rate. Overall search time is reduced even further by relying on shorter trial durations of intermediate steps, with only the final measurements conducted at the specified final trial duration. This results in the shorter overall execution time when compared to standard NDR/PDR binary search, while guaranteeing similar results. **Note:** All throughput rates are *always* bi-directional aggregates of two equal (symmetric) uni-directional packet rates received and reported by an external traffic generator. <sup>&</sup>lt;sup>8</sup> https://tools.ietf.org/html/draft-vpolak-bmwg-plrsearch #### **Search Implementation** Detailed description of the MLRsearch algorithm is included in the IETF draft draft-ietf-bmwg-mlrsearch-01<sup>9</sup> that is in the process of being standardized in the IETF Benchmarking Methodology Working Group (BMWG). MLRsearch is also available as a PyPI (Python Package Index) library 10. #### **Implementation Deviations** FD.io CSIT implementation of MLRsearch is currently fully based on the -01` version of the draft-ietf-bmwg-mlrsearch<sup>11</sup>, the PyPI version is slightly older. #### **MRR Throughput** Maximum Receive Rate (MRR) tests are complementary to MLRsearch tests, as they provide a maximum "raw" throughput benchmark for development and testing community. MRR tests measure the packet forwarding rate under the maximum load offered by traffic generator over a set trial duration, regardless of packet loss. MRR tests are currently used for following test jobs: - Report performance comparison: 64B, IMIX for vhost, memif. - Daily performance trending: 64B, IMIX for vhost, memif. - Per-patch performance verification: 64B. - Initial iterations of MLRsearch and PLRsearch: 64B. Maximum offered load for specific L2 Ethernet frame size is set to either the maximum bi-directional link rate or tested NIC model capacity, as follows: - For 10GE NICs the maximum packet rate load is 2x14.88 Mpps for 64B, a 10GE bi-directional link rate - For 25GE NICs the maximum packet rate load is 2x18.75 Mpps for 64B, a 25GE bi-directional link sub-rate limited by 25GE NIC used on TRex TG, XXV710. - For 40GE NICs the maximum packet rate load is 2x18.75 Mpps for 64B, a 40GE bi-directional link sub-rate limited by 40GE NIC used on TRex TG,XL710. Packet rate for other tested frame sizes is limited by PCleGen3 x8 bandwidth limitation of ~50Gbps. MRR test code implements multiple bursts of offered packet load and has two configurable burst parameters: individual trial duration and number of trials in a single burst. This enables more precise performance trending by providing more results data for analysis. Burst parameter settings vary between different tests using MRR: - MRR individual trial duration: - Report performance comparison: 1 sec. - Daily performance trending: 1 sec. - Per-patch performance verification: 10 sec. - Initial iteration for MLRsearch: 1 sec. - Initial iteration for PLRsearch: 5.2 sec. - Number of MRR trials per burst: <sup>&</sup>lt;sup>9</sup> https://datatracker.ietf.org/doc/html/draft-ietf-bmwg-mlrsearch-01 <sup>10</sup> https://pypi.org/project/MLRsearch/ <sup>&</sup>lt;sup>11</sup> https://datatracker.ietf.org/doc/html/draft-ietf-bmwg-mlrsearch-01 - Report performance comparison: 10. - Daily performance trending: 10. - Per-patch performance verification: 5. - Initial iteration for MLRsearch: 1. - Initial iteration for PLRsearch: 1. #### **PLRsearch** #### Motivation for PLRsearch Network providers are interested in throughput a system can sustain. RFC 2544<sup>12</sup> assumes loss ratio is given by a deterministic function of offered load. But NFV software systems are not deterministic enough. This makes deterministic algorithms (such as binary search<sup>13</sup> per RFC 2544 and MLRsearch with single trial) to return results, which when repeated show relatively high standard deviation, thus making it harder to tell what "the throughput" actually is. We need another algorithm, which takes this indeterminism into account. #### **Generic Algorithm** Detailed description of the PLRsearch algorithm is included in the IETF draft draft-vpolak-bmwg-plrsearch-02<sup>14</sup> that is in the process of being standardized in the IETF Benchmarking Methodology Working Group (BMWG). #### **Terms** The rest of this page assumes the reader is familiar with the following terms defined in the IETF draft: - Trial Order Independent System - Duration Independent System - Target Loss Ratio - Critical Load - Offered Load regions - Zero Loss Region - Non-Deterministic Region - Guaranteed Loss Region - Fitting Function - Stretch Function - Erf Function - Bayesian Inference - Prior distribution - Posterior Distribution - Numeric Integration <sup>12</sup> https://tools.ietf.org/html/rfc2544 <sup>&</sup>lt;sup>13</sup> https://en.wikipedia.org/wiki/Binary\_search\_algorithm <sup>14</sup> https://tools.ietf.org/html/draft-vpolak-bmwg-plrsearch-02 - Monte Carlo - Importance Sampling #### **FD.io CSIT Implementation Specifics** The search receives min\_rate and max\_rate values, to avoid measurements at offered loads not supported by the traffic generator. The implemented tests cases use bidirectional traffic. The algorithm stores each rate as bidirectional rate (internally, the algorithm is agnostic to flows and directions, it only cares about aggregate counts of packets sent and packets lost), but debug output from traffic generator lists unidirectional values. In a sample implemenation in FD.io CSIT project, there is roughly 0.5 second delay between trials due to restrictons imposed by packet traffic generator in use (T-Rex). As measurements results come in, posterior distribution computation takes more time (per sample), although there is a considerable constant part (mostly for inverting the fitting functions). Also, the integrator needs a fair amount of samples to reach the region the posterior distribution is concentrated at. And of course, the speed of the integrator depends on computing power of the CPU the algorithm is able to use. All those timing related effects are addressed by arithmetically increasing trial durations with configurable coefficients (currently 5.1 seconds for the first trial, each subsequent trial being 0.1 second longer). In order to avoid them, the current implementation tracks natural logarithm (instead of the original quantity) for any quantity which is never negative. Logarithm of zero is minus infinity (not supported by Python), so special value "None" is used instead. Specific functions for frequent operations (such as "logarithm of sum of exponentials") are defined to handle None correctly. Current implementation uses two fitting functions, called "stretch" and "erf". In general, their estimates for critical rate differ, which adds a simple source of systematic error, on top of randomness error reported by integrator. Otherwise the reported stdev of critical rate estimate is unrealistically low. Both functions are not only increasing, but also convex (meaning the rate of increase is also increasing). Both fitting functions have several mathematically equivalent formulas, each can lead to an arithmetic overflow or underflow in different sub-terms. Overflows can be eliminated by using different exact formulas for different argument ranges. Underflows can be avoided by using approximate formulas in affected argument ranges, such ranges have their own formulas to compute. At the end, both fitting function implementations contain multiple "if" branches, discontinuities are a possibility at range boundaries. The numeric integrator expects all the parameters to be distributed (independently and) uniformly on an interval (-1, 1). As both "mrr" and "spread" parameters are positive and not dimensionless, a transformation is needed. Dimentionality is inherited from max rate value. The "mrr" parameter follows a Lomax distribution<sup>15</sup> with alpha equal to one, but shifted so that mrr is always greater than 1 packet per second. The "stretch" parameter is generated simply as the "mrr" value raised to a random power between zero and one; thus it follows a reciprocal distribution<sup>16</sup>. After few measurements, the posterior distribution of fitting function arguments gets quite concentrated into a small area. The integrator is using Monte Carlo<sup>17</sup> with importance sampling<sup>18</sup> where the biased <sup>15</sup> https://en.wikipedia.org/wiki/Lomax distribution <sup>&</sup>lt;sup>16</sup> https://en.wikipedia.org/wiki/Reciprocal\_distribution <sup>&</sup>lt;sup>17</sup> https://en.wikipedia.org/wiki/Monte\_Carlo\_integration <sup>&</sup>lt;sup>18</sup> https://en.wikipedia.org/wiki/Importance\_sampling distribution is bivariate Gaussian<sup>19</sup> distribution, with deliberately larger variance. If the generated sample falls outside (-1, 1) interval, another sample is generated. The center and the covariance matrix for the biased distribution is based on the first and second moments of samples seen so far (within the computation). The center is used directly, covariance matrix is scaled up by a heurictic constant (8.0 by default). The following additional features are applied designed to avoid hyper-focused distributions. Each computation starts with the biased distribution inherited from the previous computation (zero point and unit covariance matrix is used in the first computation), but the overal weight of the data is set to the weight of the first sample of the computation. Also, the center is set to the first sample point. When additional samples come, their weight (including the importance correction) is compared to sum of the weights of data seen so far (within the iteration). If the new sample is more than one e-fold more impactful, both weight values (for data so far and for the new sample) are set to (geometric) average of the two weights. This combination showed the best behavior, as the integrator usually follows two phases. First phase (where inherited biased distribution or single big sample are dominating) is mainly important for locating the new area the posterior distribution is concentrated at. The second phase (dominated by whole sample population) is actually relevant for the critical rate estimation. First two measurements are hardcoded to happen at the middle of rate interval and at max\_rate. Next two measurements follow MRR-like logic, offered load is decreased so that it would reach target loss ratio if offered load decrease lead to equal decrease of loss rate. The rest of measurements start directly in between erf and stretch estimate average. There is one workaround implemented, aimed at reducing the number of consequent zero loss measurements (per fitting function). The workaround first stores every measurement result which loss ratio was the targed loss ratio or higher. Sorted list (called lossy loads) of such results is maintained. When a sequence of one or more zero loss measurement results is encountered, a smallest of lossy loads is drained from the list. If the estimate average is smaller than the drained value, a weighted average of this estimate and the drained value is used as the next offered load. The weight of the estimate decreases exponentially with the length of consecutive zero loss results. This behavior helps the algorithm with convergence speed, as it does not need so many zero loss result to get near critical region. Using the smallest (not drained yet) of lossy loads makes it sure the new offered load is unlikely to result in big loss region. Draining even if the estimate is large enough helps to discard early measurements when loss hapened at too low offered load. Current implementation adds 4 copies of lossy loads and drains 3 of them, which leads to fairly stable behavior even for somewhat inconsistent SUTs. As high loss count measurements add many bits of information, they need a large amount of small loss count measurements to balance them, making the algorithm converge quite slowly. Typically, this happens when few initial measurements suggest spread way bigger then later measurements. The workaround in offered load selection helps, but more intelligent workarounds could get faster convergence still. Some systems evidently do not follow the assumption of repeated measurements having the same average loss rate (when the offered load is the same). The idea of estimating the trend is not implemented at all, as the observed trends have varied characteristics. Probably, using a more realistic fitting functions will give better estimates than trend analysis. <sup>&</sup>lt;sup>19</sup> https://en.wikipedia.org/wiki/Multivariate\_normal\_distribution #### **Bottom Line** The notion of Throughput is easy to grasp, but it is harder to measure with any accuracy for non-deterministic systems. Even though the notion of critical rate is harder to grasp than the notion of throughput, it is easier to measure using probabilistic methods. In testing, the difference between throughput measurements and critical rate measurements is usually small, see soak vs ndr comparison. In pactice, rules of thumb such as "send at max 95% of purported throughput" are common. The correct benchmarking analysis should ask "Which notion is 95% of throughput an approximation to?" before attempting to answer "Is 95% of critical rate safe enough?". #### **Algorithmic Analysis** While the estimation computation is based on hard probability science; the offered load selection part of PLRsearch logic is pure heuristics, motivated by what would a human do based on measurement and computation results. The quality of any heuristic is not affected by soundness of its motivation, just by its ability to achieve the intended goals. In case of offered load selection, the goal is to help the search to converge to the long duration estimates sooner. But even those long duration estimates could still be of poor quality. Even though the estimate computation is Bayesian (so it is the best it could be within the applied assumptions), it can still of poor quality when compared to what a human would estimate. One possible source of poor quality is the randomnes inherently present in Monte Carlo numeric integration, but that can be supressed by tweaking the time related input parameters. The most likely source of poor quality then are the assumptions. Most importantly, the number and the shape of fitting functions; but also others, such as trial order independence and duration independence. The result can have poor quality in basically two ways. One way is related to location. Both upper and lower bounds can be overestimates or underestimates, meaning the entire estimated interval between lower bound and upper bound lays above or below (respectively) of human-estimated interval. The other way is related to the estimation interval width. The interval can be too wide or too narrow, compared to human estimation. An estimate from a particular fitting function can be classified as an overestimate (or underestimate) just by looking at time evolution (without human examining measurement results). Overestimates decrease by time, underestimates increase by time (assuming the system performance stays constant). Quality of the width of the estimation interval needs human evaluation, and is unrelated to both rate of narrowing (both good and bad estimate intervals get narrower at approximately the same relative rate) and relatative width (depends heavily on the system being tested). The following pictures show the upper (red) and lower (blue) bound, as well as average of Stretch (pink) and Erf (light green) estimate, and offered load chosen (grey), as computed by PLRsearch, after each trial measurement within the 30 minute duration of a test run. Both graphs are focusing on later estimates. Estimates computed from few initial measurements are wildly off the y-axis range shown. The following analysis will rely on frequency of zero loss measurements and magnitude of loss ratio if nonzero. The offered load selection strategy used implies zero loss measurements can be gleaned from the graph by looking at offered load points. When the points move up farther from lower estimate, it means the previous measurement had zero loss. After non-zero loss, the offered load starts again right between (the previous values of) the estimate curves. The very big loss ratio results are visible as noticeable jumps of both estimates downwards. Medium and small loss ratios are much harder to distinguish just by looking at the estimate curves, the analysis is based on raw loss ratio measurement results. The following descriptions should explain why the graphs seem to signal low quality estimate at first sight, but a more detailed look reveals the quality is good (considering the measurement results). #### L2 patch Both fitting functions give similar estimates, the graph shows "stochasticity" of measurements (estimates increase and decrease within small time regions), and an overall trend of decreasing estimates. On the first look, the final interval looks fairly narrow, especially compared to the region the estimates have travelled during the search. But the look at the frequency of zero loss results shows this is not a case of overestimation. Measurements at around the same offered load have higher probability of zero loss earlier (when performed farther from upper bound), but smaller probability later (when performed closer to upper bound). That means it is the performance of the system under test that decreases (slightly) over time. With that in mind, the apparent narrowness of the interval is not a sign of low quality, just a consequence of PLRsearch assuming the performance stays constant. #### Vhost This test case shows what looks like a quite broad estimation interval, compared to other test cases with similarly looking zero loss frequencies. Notable features are infrequent high-loss measurement results causing big drops of estimates, and lack of long-term convergence. Any convergence in medium-sized intervals (during zero loss results) is reverted by the big loss results, as they happen quite far from the critical load estimates, and the two fitting functions extrapolate differently. In other words, human only seeing estimates from one fitting function would expect narrower end interval, but human seeing the measured loss ratios agrees that the interval should be wider than that. #### **Summary** The two graphs show the behavior of PLRsearch algorithm applied to soaking test when some of PLRsearch assumptions do not hold: - L2 patch measurement results violate the assumption of performance not changing over time. - Vhost measurement results violate the assumption of Poisson distribution matching the loss counts. The reported upper and lower bounds can have distance larger or smaller than a first look by a human would expect, but a more closer look reveals the quality is good, considering the circumstances. The usefullness of the critical load estimate is of questionable value when the assumptions are violated. Some improvements can be made via more specific workarounds, for example long term limit of L2 patch performance could be estmated by some heuristic. Other improvements can be achieved only by asking users whether loss patterns matter. Is it better to have single digit losses distributed fairly evenly over time (as Poisson distribution would suggest), or is it better to have short periods of medium losses mixed with long periods of zero losses (as happens in Vhost test) with the same overall loss ratio? #### 1.5.5 TRex Traffic Generator #### **Usage** TRex traffic generator<sup>20</sup> is used for majority of CSIT performance tests. TRex is used in multiple types of performance tests, see *Data Plane Throughput Tests* (page 22) for more detail. TRex is installed and run on the TG compute node. Versioning, installation and startup is documented in TG Settings - TRex (page 960). <sup>&</sup>lt;sup>20</sup> https://trex-tgn.cisco.com #### **Traffic modes** TRex is primarily used in two (mutually incompatible) modes. #### Stateless mode Sometimes abbreviated as STL. A mode with high performance, which is unable to react to incoming traffic. We use this mode whenever it is possible. Typical test where this mode is not applicable is NAT44ED, as DUT does not assign deterministic outside address+port combinations, so we are unable to create traffic that does not lose packets in out2in direction. Measurement results are based on simple L2 counters (opackets, ipackets) for each traffic direction. #### Stateful mode A mode capable of reacting to incoming traffic. Contrary to the stateless mode, only UDP and TCP is supported (carried over IPv4 or IPv6 packets). Performance is limited, as TRex needs to do more CPU processing. TRex suports two subtypes of stateful traffic, CSIT uses ASTF (Advanced STateFul mode). This mode is suitable for NAT44ED tests, as clients send packets from inside, and servers react to it, so they see the outside address and port to respond to. Also, they do not send traffic before NAT44ED has opened the sessions. When possible, L2 counters (opackets, ipackets) are used. Some tests need L7 counters, which track protocol state (e.g. TCP), but the values are less than reliable on high loads. #### **Traffic Continuity** Generated traffic is either continuous, or limited. Both modes support both continuities in principle. #### **Continuous traffic** Traffic is started without any size goal. Traffic is ended based on time duration as hinted by search algorithm. This is useful when DUT behavior does not depend on the traffic duration. The default for stateless mode. #### Limited traffic Traffic has defined size goal, duration is computed based on the goal. Traffic is ended when the size goal is reached, or when the computed duration is reached. This is useful when DUT behavior depends on traffic size, e.g. target number of session, each to be hit once. This is used mainly for stateful mode. #### **Traffic synchronicity** Traffic can be generated synchronously (test waits for duration) or asynchronously (test operates during traffic and stops traffic explicitly). #### Synchronous traffic Trial measurement is driven by given (or precomputed) duration, no activity from test driver during the traffic. Used for most trials. #### **Asynchronous traffic** Traffic is started, but then the test driver is free to perform other actions, before stopping the traffic explicitly. This is used mainly by reconf tests, but also by some trials used for runtime telemetry. #### **Trafic profiles** TRex supports several ways to define the traffic. CSIT uses small Python modules based on Scapy as definitions. Details of traffic profiles depend on modes (STL or ASTF), but some are common for both modes. Search algorithms are intentionally unaware of the traffic mode used, so CSIT defines some terms to use instead of mode-specific TRex terms. #### **Transactions** TRex traffic profile defines a small number of behaviors, in CSIT called transaction templates. Traffic profiles also instruct TRex how to create a large number of transactions based on the templates. Continuous traffic loops over the generated transactions. Limited traffic usually executes each transaction once. Currently, ASTF profiles define one transaction template each. Number of packets expected per one transaction varies based on profile details, as does the criterion for when a transaction is considered successful. Stateless transactions are just one packet (sent from one TG port, successful if received on the other TG port). Thus unidirectional stateless profiles define one transaction template, bidirectional stateless profiles define two transaction templates. #### **TPS multiplier** TRex aims to open transaction specified by the profile at a steady rate. While TRex allows the transaction template to define its intended "cps" value, CSIT does not specify it, so the default value of 1 is applied, meaning TRex will open one transaction per second (and transaction template) by default. But CSIT invocation uses "multiplier" (mult) argument when starting the traffic, that multiplies the cps value, meaning it acts as TPS (transactions per second) input. With a slight abuse of nomenclature, bidirectional stateless tests set "packets per transaction" value to 2, just to keep the TPS semantics as a unidirectional input value. ### **Duration stretching** TRex can be IO-bound, CPU-bound, or have any other reason why it is not able to generate the traffic at the requested TPS. Some conditions are detected, leading to TRex failure, for example when the bandwidth does not fit into the line capacity. But many reasons are not detected. Unfortunately, TRex frequently reacts by not honoring the duration in synchronous mode, taking longer to send the traffic, leading to lower then requested load offered to DUT. This usually breaks assumptions used in search algorithms, so it has to be avoided. For stateless traffic, the behavior is quite deterministic, so the workaround is to apply a fictional TPS limit (max\_rate) to search algorithms, usually depending only on the NIC used. For stateful traffic the behavior is not deterministic enough, for example the limit for TCP traffic depends on DUT packet loss. In CSIT we decided to use logic similar to asynchronous traffic. The traffic driver sleeps for a time, then stops the traffic explicitly. The library that parses counters into measurement results than usually treats unsent packets as lost. We have added a IP4base tests for every NAT44ED test, so that users can compare results. Of the results are very similar, it is probable TRex was the bottleneck. ### Startup delay By investigating TRex behavior, it was found that TRex does not start the traffic in ASTF mode immediately. There is a delay of zero traffic, after which the traffic rate ramps up to the defined TPS value. It is possible to poll for counters during the traffic (fist nonzero means traffic has started), but that was found to influence the NDR results. Thus "sleep and stop" stategy is used, which needs a correction to the computed duration so traffic is stopped after the intended duration of real traffic. Luckily, it turns out this correction is not dependend on traffic profile nor CPU used by TRex, so a fixed constant (0.1115 seconds) works well. The result computations need a precise enough duration of the real traffic, luckily server side of TRex has precise enough counter for that. It is unknown whether stateless traffic profiles also exhibit a startup delay. Unfortunately, stateless mode does not have similarly precise duration counter, so some results (mostly MRR) are affected by less precise duration measurement in Python part of CSIT code. ### **Measuring Latency** If measurement of latency is requested, two more packet streams are created (one for each direction) with TRex flow\_stats parameter set to STLFlowLatencyStats. In that case, returned statistics will also include min/avg/max latency values and encoded HDRHistogram data. ## 1.5.6 DUT state considerations This page discusses considerations for Device Under Test (DUT) state. DUTs such as VPP require configuration, to be provided before the aplication starts (via config files) or just after it starts (via API or CLI access). During operation DUTs gather various telemetry data, depending on configuration. This internal state handling is part of normal operation, so any performance impact is included in the test results. Accessing telemetry data is additional load on DUT, so we are not doing that in main trial measurements that affect results, but we include separate trials specifically for gathering runtime telemetry. But there is one kind of state that needs specific handling. This kind of DUT state is dynamically created based on incoming traffic, it affects how DUT handles the traffic, and (unlike telemetry counters) it has uneven impact on CPU load. Typical example is NAT where opening sessions takes more CPU than forwarding packet on existing sessions. We call DUT configurations with this kind of state "stateful", and configurations without them "stateless". (Even though stateless configurations contain state described in previous paragraphs, and some configuration items may have "stateful" in their name, such as stateful ACLs.) ## **Stateful DUT configurations** Typically, the level of CPU impact of traffic depends on DUT state. The first packets causing DUT state to change have higher impact, subsequent packets matching that state have lower impact. From performance point of view, this is similar to traffic phases for stateful protocols, see *NGFW draft* <a href="https://tools.ietf.org/html/draft-ietf-bmwg-ngfw-performance-05#section-4.3.4">https://tools.ietf.org/html/draft-ietf-bmwg-ngfw-performance-05#section-4.3.4</a>. In CSIT we borrow the terminology (even if it does not fit perfectly, see discussion below). Ramp-up traffic causes the state change, sustain traffic does not change the state. As the performance is different, each test has to choose which traffic it wants to test, and manipulate the DUT state to achieve the intended impact. ## Ramp-up trial Tests aiming at sustain performance need to make sure DUT state is created. We achieve this via a rampup trial, specific purpose of which is to create the state. Subsequent trials need no specific handling, as state remains the same. For the state to be set completely, it is important DUT (nor TG) loses no packets, we achieve this by setting the profile multiplier (TPS from now on) to low enough value. It is also important each state-affecting packet is sent. For size-limited traffic profile it is guaranteed by the size limit. For continuous traffic, we set a long enough duration (based on TPS). At the end of the ramp-up trial, we check telemetry to confirm the state has been created as expected. Test fails if the state is not complete. ### **State Reset** Tests aiming at ramp-up performance do not use ramp-up trial, and they need to reset the DUT state before each trial measurement. The way of resetting the state depends on test, usually an API call is used to partially de-configure the part that holds the state, and then re-configure it back. In CSIT we control the DUT state behavior via a test variable "resetter". If it is not set, DUT state is not reset. If it is set, each search algorithm (including MRR) will invoke it before all trial measurements (both main and telemetry ones). Any configuration keyword enabling a feature with DUT state will check whether a test variable for ramp-up (duration) is present. If it is present, resetter is not set. If it is not present, the keyword sets the apropriate resetter value. This logic makes sure either ramp-up or state reset are used. Notes: If both ramp-up and state reset were used, the DUT behavior would be identical to just reset, while test would take longer to execute. If neither were used, DUT will show different performance in subsequent trials, violating assumptions of search algorithms. ## **DUT** versus protocol ramp-up There are at least three different causes for bandwidth possibly increasing within a single measurement trial. The first is DUT switching from state modification phase to constant phase, it is the primary focus of this document. Using ramp-up traffic before main trials eliminates this cause for tests wishing to measure the performance of the next phase. Using size-limited profiles eliminates the next phase for tests wishing to measure performance of this phase. The second is protocol such as TCP ramping up their throughput to utilize the bandwidth available. This is the original meaning of "ramp up" in the NGFW draft (see above). In existing tests we are not distinguishing such phases, trial measurment reports the telemetry from the whole trial (e.g. throughput is time averaged value). The third is TCP increasing throughput due to retransmissions triggered by packet loss. In CSIT we currently try to avoid this behavior by using small enough data to transfer, so overlap of multiple transactions (primary cause of packet loss) is unlikely. But in MRR tests packet loss is still probable. Once again, we rely on using telemetry from the whole trial, resulting in time averaged throughput values. ## **Stateless DUT configurations** These are simply configurations, which do not set any resetter value (even if ramp-up duration is not configured). Majority of existing tests are of this type, using continuous traffic profiles. In order to identify limits of Trex performance, we have added suites with stateless DUT configuration (VPP ip4base) subjected to size-limited ASTF traffic. The discovered throughputs serve as a basis of comparison for evaluating the results for stateful DUT configurations (VPP NAT44ed) subjected to the same traffic profiles. ## **DUT versus TG state** Traffic Generator profiles can be stateful (ASTF) or stateless (STL). DUT configuration can be stateful or stateless (with respect to packet traffic). In CSIT we currently use all four possible configurations: - Regular stateless VPP tests use stateless traffic profiles. - Stateless VPP configuration with stateful profile is used as a base for comparison. - Some stateful DUT configurations (NAT44DET, NAT44ED unidirectional) are tested using stateless traffic profiles. - The rest of stateful DUT configurations (NAT44ED bidirectional) are tested using stateful traffic profiles. ## 1.5.7 Network Address Translation IPv4 to IPv4 ## **NAT44 Prefix Bindings** NAT44 prefix bindings should be representative to target applications, where a number of private IPv4 addresses from the range defined by RFC $1918^{21}$ is mapped to a smaller set of public IPv4 addresses from the public range. Following quantities are used to describe inside to outside IP address and port bindings scenarios: - Inside-addresses, number of inside source addresses (representing inside hosts). - Ports-per-inside-address, number of TCP/UDP source ports per inside source address. <sup>&</sup>lt;sup>21</sup> https://tools.ietf.org/html/rfc1918.html - Outside-addresses, number of outside (public) source addresses allocated to NAT44. - Ports-per-outside-address, number of TCP/UDP source ports per outside source address. The maximal number of ports-per-outside-address usable for NAT is 64 512 (in non-reserved port range 1024-65535, RFC 4787<sup>22</sup>). - Sharing-ratio, equal to inside-addresses / outside-addresses. CSIT NAT44 tests are designed to take into account the maximum number of ports (sessions) required per inside host (inside-address) and at the same time to maximize the use of outside-address range by using all available outside ports. With this in mind, the following scheme of NAT44 sharing ratios has been devised for use in CSIT: | ports-per-inside-address | sharing-ratio | |--------------------------|---------------| | 63 | 1024 | | 126 | 512 | | 252 | 256 | | 504 | 128 | Initial CSIT NAT44 tests, including associated TG/TRex traffic profiles, are based on ports-per-inside-address set to 63 and the sharing ratio of 1024. This approach is currently used for all NAT44 tests including NAT44det (NAT44 deterministic used for Carrier Grade NAT applications) and NAT44ed (End-point Dependent). Private address ranges to be used in tests: - 192.168.0.0 192.168.255.255 (192.168/16 prefix) - Total of 2<sup>16</sup> (65 536) of usable IPv4 addresses. - Used in tests for up to 65 536 inside addresses (inside hosts). - 172.16.0.0 172.31.255.255 (172.16/12 prefix) - Total of 2^20 (1 048 576) of usable IPv4 addresses. - Used in tests for up to 1 048 576 inside addresses (inside hosts). ### **NAT44 Session Scale** NAT44 session scale tested is govern by the following logic: - Number of inside-addresses(hosts) H[i] = (H[i-1] x 2^2) with H(0)=1 024, i = 1,2,3, ... - H[i] = 1 024, 4 096, 16 384, 65 536, 262 144, ... - Number of sessions S[i] = H[i] \* ports-per-inside-address - ports-per-inside-address = 63 | i | hosts | sessions | |---|---------|------------| | 0 | 1 024 | 64 512 | | 1 | 4 096 | 258 048 | | 2 | 16 384 | 1 032 192 | | 3 | 65 536 | 4 128 768 | | 4 | 262 144 | 16 515 072 | <sup>&</sup>lt;sup>22</sup> https://tools.ietf.org/html/rfc4787.html ### **NAT44 Deterministic** NAT44det performance tests are using TRex STL (Stateless) API and traffic profiles, similar to all other stateless packet forwarding tests like ip4, ip6 and I2, sending UDP packets in both directions inside-to-outside and outside-to-inside. See *Data Plane Throughput Tests* (page 22) for more detail. The inside-to-outside traffic uses single destination address (20.0.0.0) and port (1024). The inside-to-outside traffic covers whole inside address and port range, the outside-to-inside traffic covers whole outside address and port range. NAT44det translation entries are created during the ramp-up phase, followed by verification that all entries are present, before proceeding to the main measurements of the test. This ensures session setup does not impact the forwarding performance test. Associated CSIT test cases use the following naming scheme to indicate NAT44det scenario tested: - ethip4udp-nat44det-h{H}-p{P}-s{S}-[mrr|ndrpdr|soak] - {H}, number of inside hosts, H = 1024, 4096, 16384, 65536, 262144. - {P}, number of ports per inside host, P = 63. - {S}, number of sessions, S = 64512, 258048, 1032192, 4128768, 16515072. - [mrr|ndrpdr|soak], MRR, NDRPDR or SOAK test. ## **NAT44 Endpoint-Dependent** In order to excercise NAT44ed ability to translate based on both source and destination address and port, the inside-to-outside traffic varies also destination address and port. Destination port is the same as source port, destination address has the same offset as the source address, but applied to different subnet (starting with 20.0.0.0). As the mapping is not deterministic (for security reasons), we cannot easily use stateless bidirectional traffic profiles. Outside address and port range is fully covered, but we do not know which outside-to-inside source address and port to use to hit an open session of a particular outside address and port. Therefore, NAT44ed is benchmarked using following methodologies: - Unidirectional throughput using stateless traffic profile. - Connections-per-second using stateful traffic profile. - Bidirectional PPS (see below) using stateful traffic profile. - Bidirectional throughput (see below) using *stateful* traffic profile. Unidirectional NAT44ed throughput tests are using TRex STL (Stateless) APIs and traffic profiles, but with packets sent only in inside-to-outside direction. Similarly to NAT44det, NAT44ed unidirectional throughput tests include a ramp-up phase to establish and verify the presence of required NAT44ed binding entries. As the sessions have finite duration, the test code keeps inserting ramp-up trials during the search, if it detects a risk of sessions timing out. Any zero loss trial visits all sessions, so it acts also as a ramp-up. Stateful NAT44ed tests are using TRex ASTF (Advanced Stateful) APIs and traffic profiles, with packets sent in both directions. Tests are run with both UDP and TCP/IP sessions. As both NAT44ed CPS (connections-per-second) and PPS (packets-per-second) stateful tests measure (also) session opening performance, they use state reset instead of ramp-up trial. NAT44ed bidirectional throughput tests use the same traffic profile as PPS tests, but also prepend ramp-up trials as in the unidirectional tests, so the test results describe performance without session opening overhead. Associated CSIT test cases use the following naming scheme to indicate NAT44det case tested: - Stateless: ethip4udp-nat44ed-h{H}-p{P}-s{S}-udir-[mrr|ndrpdr|soak] - {H}, number of inside hosts, H = 1024, 4096, 16384, 65536, 262144. - {P}, number of ports per inside host, P = 63. - {S}, number of sessions, S = 64512, 258048, 1032192, 4128768, 16515072. - udir-[mrr|ndrpdr|soak], unidirectional stateless tests MRR, NDRPDR or SOAK. - Stateful: ethip4[udp|tcp]-nat44ed-h{H}-p{P}-s{S}-[cps|pps|tput]-[mrr|ndrpdr] - [udp|tcp], UDP or TCP/IP sessions - {H}, number of inside hosts, H = 1024, 4096, 16384, 65536, 262144. - {P}, number of ports per inside host, P = 63. - {S}, number of sessions, S = 64512, 258048, 1032192, 4128768, 16515072. - [cps|pps|tput], connections-per-second session establishment rate or packets-per-second average rate, or packets-per-second rate without session establishment. - [mrr|ndrpdr], bidirectional stateful tests MRR, NDRPDR. ## Stateful traffic profiles There are several important detais which distinguish ASTF profiles from stateless profiles. #### **General considerations** #### **Protocols** ASTF profiles are limited to either UDP or TCP protocol. ### **Programs** Each template in the profile defines two "programs", one for client side and one for server side. Each program specifies when that side has to wait until enough data is received (counted in packets for UDP and in bytes for TCP) and when to send additional data. Together, the two programs define a single transaction. Due to packet loss, transaction may take longer, use more packets (retransmission) or never finish in its entirety. ## **Instances** Client instance is created according to TPS parameter for the trial, and sends the first packet of the transaction (in some cases more packets). Server instance is created when first packet arrives on server side, each instance has different address or port. When a program reaches its end, the instance is deleted. This creates possible issues with server instances. If the server instance does not read all the data client has sent, late data packets can cause second copy of server instance to be created, which breaks assumptions on how many packet a transaction should have. The need for server instances to read all the data reduces the overall bandwidth TRex is able to create in ASTF mode. Note that client instances are not created on packets, so it is safe to end client program without reading all server data (unless the definition of transaction success requires that). ### Sequencing ASTF profiles offer two modes for choosing source and destination IP addresses for client programs: sequential and pseudorandom. In current tests we are using sequential addressing only (if destination address varies at all). For choosing client source UDP/TCP port, there is only one mode. We have not investigated whether it results in sequential or pseudorandom order. For client destination UDP/TCP port, we use a constant value, as typical TRex usage pattern binds the server instances (of the same program) to a single port. (If profile defines multiple server programs, different programs use different ports.) ### **Transaction overlap** If a transaction takes longer to finish, compared to period implied by TPS, TRex will have multiple client or server instances active at a time. During calibration testing we have found this increases CPU utilization, and for high TPS it can lead to TRex's Rx or Tx buffers becoming full. This generally leads to duration stretching, and/or packet loss on TRex. Currently used transactions were chosen to be short, so risk of bad behavior is decreased. But in MRR tests, where load is computed based on NIC ability, not TRex ability, anomalous behavior is still possible. ## **Delays** TRex supports adding constant delays to ASTF programs. This can be useful, for example if we want to separate connection establishment from data transfer. But as TRex tracks delayed instances as active, this still results in higher CPU utilization and reduced performance issues (as other overlaping transactions). So the current tests do not use any delays. ## Keepalives Both UDP and TCP protocol implementations in TRex programs support keepalive duration. That means there is a configurable period of keepalive time, and TRex sends keepalive packets automatically (outside the program) for the time the program is active (started, not ended yet) but not sending any packets. For TCP this is generally not a big deal, as the other side usually retransmits faster. But for UDP it means a packet loss may leave the receiving program running. In order to avoid keepalive packets, keepalive value is set to a high number. Here, "high number" means that even at maximum scale and minimum TPS, there are still no keepalive packets sent within the corresponding (computed) trial duration. This number is kept the same also for smaller scale traffic profiles, to simplify maintenance. #### **Transaction success** The transaction is considered successful at Layer-7 (L7) level when both program instances close. At this point, various L7 counters (unofficial name) are updated on TRex. We found that proper close and L7 counter update can be CPU intensive, whereas lower-level counters (ipackets, opackets) called L2 counters can keep up with higher loads. For some tests, we do not need to confirm the whole transaction was successful. CPS (connections per second) tests are a typical example. We care only for NAT44ed creating a session (needs one packet in inside-to-outside direction per session) and being able to use it (needs one packet in outside-to-inside direction). Similarly in PPS (packets per second, combining session creation with data transfer) tests, we care about NAT44ed ability to forward packets, we do not care whether aplications (TRex) can fully process them at that rate. Therefore each type of tests has its own formula (usually just one counter already provided by TRex) to count "successful enough" transactions and attempted transactions. Currently, all tests relying on L7 counters use size-limited profiles, so they know what the count of attempted transactions should be, but due to duration stretching TRex might have been unable to send that many packets. For search purposes, unattempted transactions are treated the same as attemted byt failed transactions. Sometimes even the number of transactions as tracked by search algorithm does not match the transactions as defined by ASTF programs. See PPS profiles below. ## **UDP CPS** This profile uses a minimalistic transaction to verify NAT44ed session has been created and it allows outside-to-inside traffic. Client instance sends one packet and ends. Server instance sends one packet upon creation and ends. In principle, packet size is configurable, but currently used tests apply only one value (64 bytes frame). Transaction counts as attempted when opackets counter increases on client side. Transaction counts as successful when ipackets counter increases on client side. #### **TCP CPS** This profile uses a minimalistic transaction to verify NAT44ed session has been created and it allows outside-to-inside traffic. Client initiates TCP connection. Client waits until connection is confirmed (by reading zero data bytes). Client ends. Server accepts the connection. Server waits for indirect confirmation from client (by waiting for client to initiate close). Server ends. Without packet loss, the whole transaction takes 7 packets to finish (4 and 3 per direction, respectively). From NAT44ed point of view, only the first two are needed to verify the session got created. Packet size is not configurable, but currently used tests report frame size as 64 bytes. Transaction counts as attempted when tcps\_connattempt counter increases on client side. Transaction counts as successful when tcps\_connects counter increases on client side. ## **UDP PPS** This profile uses a small transaction of "request-response" type, with several packets simulating data payload. Client sends 33 packets and closes immediately. Server reads all 33 packets (needed to avoid late packets creating new server instances), then sends 33 packets and closes. The value 33 was chosen ad-hoc (1 "protocol" packet and 32 "data" packets). It is possible other values would still be safe from avoiding overlapping transactions point of view. In principle, packet size is configurable, but currently used tests apply only one value (64 bytes frame) for both "protocol" and "data" packets. As this is a PPS tests, we do not track the big 66 packet transaction. Similarly to stateless tests, we treat each packet as a "transaction" for search algorithm purposes. Therefore a "transaction" is attempted when opacket counter on client or server side is increased. Transaction is successful if ipacket counter on client or server side is increased. If one of 33 client packets is lost, server instance will get stuck in the reading phase. This probably decreases TRex performance, but it leads to more stable results. ### **TCP PPS** This profile uses a small transaction of "request-response" type, with some data size to be transferred both ways. Client connects, sends 11111 bytes of data, receives 11111 of data and closes. Server accepts connection, reads 11111 bytes of data, sends 11111 bytes of data and closes. Server read is needed to avoid premature close and second server instance. Client read is not stricly needed, but acks help TRex to close server quickly, thus saving CPU and improving performance. The value of 11111 bytes was chosen ad-hoc. It leads to 22 packets (11 each direction) to be exchanged if no loss occurs. In principle, size of data packets is configurable via setting maximum segment size. Currently that is not applied, so the TRex default value (1460 bytes) is used, while the test name still (wrongly) mentions 64 byte frame size. Exactly as in UDP\_PPS, ipackets and opackets counters are used for counting "transactions" (in fact packets). If packet loss occurs, there is large transaction overlap, even if most ASTF programs finish eventually. This leads to big duration stretching and somehow uneven rate of packets sent. This makes it hard to interpret MRR results, but NDR and PDR results tend to be stable enough. ### **Ip4base tests** Contrary to stateless traffic profiles, we do not have a simple limit that would guarantee TRex is able to send traffic at specified load. For that reason, we have added tests where "nat44ed" is replaced by "ip4base". Instead of NAT44ed processing, the tests set minimalistic IPv4 routes, so that packets are forwarded in both inside-to-outside and outside-to-inside directions. The packets arrive to server end of TRex with different source address&port than in NAT44ed tests (no translation to outside values is done with ip4base), but those are not specified in the stateful traffic profiles. The server end uses the received address&port as destination for outside-to-inside traffic. Therefore the same stateful traffic profile works for both NAT44ed and ip4base test (of the same scale). The NAT44ed results are displayed together with corresponding ip4base results. If they are similar, TRex is probably the bottleneck. If NAT44ed result is visibly smaller, it describes the real VPP performance. ## 1.5.8 Packet Latency TRex Traffic Generator (TG) is used for measuring one-way latency in 2-Node and 3-Node physical testbed topologies. TRex integrates High Dynamic Range Histogram (HDRH)<sup>23</sup> functionality and reports per packet latency distribution for latency streams sent in parallel to the main load packet streams. Following methodology is used: - Only NDRPDR test type measures latency and only after NDR and PDR values are determined. Other test types do not involve latency streams. - Latency is measured at different background load packet rates: - No-Load: latency streams only. - Low-Load: at 10% PDR. - Mid-Load: at 50% PDR. - High-Load: at 90% PDR. <sup>&</sup>lt;sup>23</sup> http://hdrhistogram.org/ - Latency is measured for all tested packet sizes except IMIX due to TRex TG restriction. - TG sends dedicated latency streams, one per direction, each at the rate of 9 kpps at the prescribed packet size; these are sent in addition to the main load streams. - TG reports Min/Avg/Max and HDRH latency values distribution per stream direction, hence two sets of latency values are reported per test case (marked as E-W and W-E). - +/- 1 usec is the measurement accuracy of TRex TG and the data in HDRH latency values distribution is rounded to microseconds. - TRex TG introduces a (background) always-on Tx + Rx latency bias of 4 usec on average per direction resulting from TRex software writing and reading packet timestamps on CPU cores. Quoted values are based on TG back-to-back latency measurements. - Latency graphs are not smoothed, each latency value has its own horizontal line across corresponding packet percentiles. - Percentiles are shown on X-axis using a logarithmic scale, so the maximal latency value (ending at 100% percentile) would be in infinity. The graphs are cut at 99.9999% (hover information still lists 100%). ## 1.5.9 Packet Flow Ordering TRex Traffic Generator (TG) supports two main ways how to cover address space (on allowed ranges) in scale tests. In most cases only one field value (e.g. IPv4 destination address) is altered, in some cases two fields (e.g. IPv4 destination address and UDP destination port) are altered. ## **Incremental Ordering** This case is simpler to implement and offers greater control. When changing two fields, they can be incremented synchronously, or one after another. In the latter case we can specify which one is incremented each iteration and which is incremented by "carrying over" only when the other "wraps around". This way also visits all combinations once before the "carry" field also wraps around. It is possible to use increments other than 1. ## **Randomized Ordering** This case chooses each field value at random (from the allowed range). In case of two fields, they are treated independently. TRex allows to set random seed to get deterministic numbers. We use a different seed for each field and traffic direction. The seed has to be a non-zero number, we use 1, 2, 3, and so on. The seeded random mode in TRex requires a "limit" value, which acts as a cycle length limit (after this many iterations, the seed resets to its initial value). We use the maximal allowed limit value (computed as 2^24 - 1). Randomized profiles do not avoid duplicated values, and do not guarantee each possible value is visited, so it is not very useful for stateful tests. ## 1.5.10 Tunnel Encapsulations Tunnel encapsulations testing is grouped based on the type of outer header: IPv4 or IPv6. #### **IPv4 Tunnels** VPP is tested in the following IPv4 tunnel baseline configurations: - ip4vxlan-l2bdbase: VXLAN over IPv4 tunnels with L2 bridge-domain MAC switching. - ip4vxlan-l2xcbase: VXLAN over IPv4 tunnels with L2 cross-connect. - ip4lispip4-ip4base: LISP over IPv4 tunnels with IPv4 routing. - ip4lispip6-ip6base: LISP over IPv4 tunnels with IPv6 routing. - ip4gtpusw-ip4base: GTPU over IPv4 tunnels with IPv4 routing. In all cases listed above low number of MAC, IPv4, IPv6 flows (253 or 254 per direction) is switched or routed by VPP. In addition selected IPv4 tunnels are tested at scale: • dot1q-ip4vxlanscale-l2bd: VXLAN over IPv4 tunnels with L2 bridge- domain MAC switching, with scaled up dot1q VLANs (10, 100, 1k), mapped to scaled up L2 bridge-domains (10, 100, 1k), that are in turn mapped to (10, 100, 1k) VXLAN tunnels. 64.5k flows are transmitted per direction. #### **IPv6 Tunnels** VPP is tested in the following IPv6 tunnel baseline configurations: - ip6lispip4-ip4base: LISP over IPv4 tunnels with IPv4 routing. - ip6lispip6-ip6base: LISP over IPv4 tunnels with IPv6 routing. In all cases listed above low number of IPv4, IPv6 flows (253 or 254 per direction) is routed by VPP. ## 1.5.11 Internet Protocol Security (IPsec) VPP IPsec performance tests are executed for the following crypto plugins: - crypto\_native, used for software based crypto leveraging CPU platform optimizations e.g. Intel's AES-NI instruction set. - crypto\_ipsecmb, used for hardware based crypto with Intel QAT PCIe cards. ### **IPsec with VPP Native SW Crypto** Currently CSIT-2101.1 implements following IPsec test cases relying on VPP native crypto (*crypto\_native* plugin): | VPP Crypto Engine | ESP Encryption | ESP Integrity | Scale Tested | |-------------------|------------------|---------------|------------------| | crypto_native | AES[128 256]-GCM | GCM | 1 to 60k tunnels | | crypto_native | AES128-CBC | SHA[256 512] | 1 to 60k tunnels | VPP IPsec with SW crypto are executed in both tunnel and policy modes, with tests running on 3-node testbeds: 3n-skx, 3n-tsh. #### **IPsec with Intel QAT HW** Currently CSIT-2101.1 implements following IPsec test cases relying on ipsecmb library (*crypto\_ipsecmb* plugin) and Intel QAT 8950 (50G HW crypto card): dpdk\_cryptodev | VPP Crypto Engine | VPP Crypto Workers | ESP Encryption | ESP Integrity | Scale Tested | |-------------------|---------------------|----------------------|---------------|------------------| | crypto_ipsecmb | sync/all workers | AES[128 256]-<br>GCM | GCM | 1, 1k tunnels | | crypto_ipsecmb | sync/all workers | AES[128]-CBC | SHA[256 512] | 1, 1k tunnels | | crypto_ipsecmb | async/crypto worker | AES[128 256]-<br>GCM | GCM | 1, 4, 1k tunnels | | crypto_ipsecmb | async/crypto worker | AES[128]-CBC | SHA[256 512] | 1, 4, 1k tunnels | ### **IPsec with Async Crypto Feature Workers** TODO Description to be added ### **IPsec Uni-Directional Tests with VPP Native SW Crypto** Currently CSIT-2101.1 implements following IPsec uni-directional test cases relying on VPP native crypto (*crypto\_native* plugin) in tunnel mode: | VPP Crypto Engine | ESP Encryption | ESP Integrity | Scale Tested | |-------------------|------------------|---------------|--------------------| | crypto_native | AES[128 256]-GCM | GCM | 4, 1k, 10k tunnels | | crypto_native | AES128-CBC | SHA[512] | 4, 1k, 10k tunnels | The tests are running on 2-node testbeds: 2n-tx2. The uni-directional tests are partially addressing a weakness in 2-node testbed setups with T-Rex as the traffic generator. With just one DUT node, we can either encrypt or decrypt traffic in each direction. The testcases are only doing encryption - packets are encrypted on the DUT and then arrive at TG where no additional packet processing is needed (just counting packets). Decryption would require that the traffic generator generated encrypted packets which the DUT then would decrypt. However, T-Rex does not have the capability to encrypt packets. ### 1.5.12 Access Control Lists VPP is tested in a number of data plane feature configurations across different forwarding modes. Following sections list features tested. ### **ACL Security-Groups** Both stateless and stateful access control lists (ACL), also known as security-groups, are supported by VPP. Following ACL configurations are tested for MAC switching with L2 bridge-domains: - *12bdbasemaclrn-iacl{E}sl-{F}flows*: Input stateless ACL, with {E} entries and {F} flows. - I2bdbasemacIrn-oacl{E}sI-{F}flows: Output stateless ACL, with {E} entries and {F} flows. - *12bdbasemaclrn-iacl{E}sf-{F}flows*: Input stateful ACL, with {E} entries and {F} flows. - I2bdbasemacIrn-oacl{E}sf-{F}flows: Output stateful ACL, with {E} entries and {F} flows. Following ACL configurations are tested with IPv4 routing: - ip4base-iacl{E}sl-{F}flows: Input stateless ACL, with {E} entries and {F} flows. - ip4base-oacl{E}sl-{F}flows: Output stateless ACL, with {E} entries and {F} flows. - ip4base-iacl{E}sf-{F}flows: Input stateful ACL, with {E} entries and {F} flows. - ip4base-oacl{E}sf-{F}flows: Output stateful ACL, with {E} entries and {F} flows. ACL tests are executed with the following combinations of ACL entries and number of flows: - ACL entry definitions - flow non-matching deny entry: (src-ip4, dst-ip4, src-port, dst-port). - flow matching permit ACL entry: (src-ip4, dst-ip4). - {E} number of non-matching deny ACL entries, {E} = [1, 10, 50]. - {F} number of UDP flows with different tuple (src-ip4, dst-ip4, src-port, dst-port), {F} = [100, 10k, 100k]. - All {E}x{F} combinations are tested per ACL type, total of 9. ## **ACL MAC-IP** MAC-IP binding ACLs are tested for MAC switching with L2 bridge-domains: • I2bdbasemaclrn-macip-iacl{E}sl-{F}flows: Input stateless ACL, with {E} entries and {F} flows. MAC-IP ACL tests are executed with the following combinations of ACL entries and number of flows: - ACL entry definitions - flow non-matching deny entry: (dst-ip4, dst-mac, bit-mask) - flow matching permit ACL entry: (dst-ip4, dst-mac, bit-mask) - {E} number of non-matching deny ACL entries, {E} = [1, 10, 50] - {F} number of UDP flows with different tuple (dst-ip4, dst-mac), {F} = [100, 10k, 100k] - All {E}x{F} combinations are tested per ACL type, total of 9. ## 1.5.13 Multi-Core Speedup All performance tests are executed with single physical core and with multiple cores scenarios. ## Intel Hyper-Threading (HT) Intel Xeon processors used in FD.io CSIT can operate either in HT Disabled mode (single logical core per each physical core) or in HT Enabled mode (two logical cores per each physical core). HT setting is applied in BIOS and requires server SUT reload for it to take effect, making it impractical for continuous changes of HT mode of operation. CSIT-2101.1 performance tests are executed with server SUTs' Intel XEON processors configured with Intel Hyper-Threading Enabled for all Xeon Skylake and Xeon Cascadelake testbeds. More information about physical testbeds is provided in Performance Physical Testbeds (page 3). ### **Multi-core Tests** CSIT-2101.1 multi-core tests are executed in the following VPP worker thread and physical core configurations: - 1. Intel Xeon Skylake and Cascadelake testbeds (2n-skx, 3n-skx, 2n-clx) with Intel HT enabled (2 logical CPU cores per each physical core): - 1. 2t1c 2 VPP worker threads on 1 physical core. - 2. 4t2c 4 VPP worker threads on 2 physical cores. - 3. 8t4c 8 VPP worker threads on 4 physical cores. VPP worker threads are the data plane threads running on isolated logical cores. With Intel HT enabled VPP workers are placed as sibling threads on each used physical core. VPP control threads (main, stats) are running on a separate non-isolated core together with other Linux processes. In all CSIT tests care is taken to ensure that each VPP worker handles the same amount of received packet load and does the same amount of packet processing work. This is achieved by evenly distributing per interface type (e.g. physical, virtual) receive queues over VPP workers using default VPP round-robin mapping and by loading these queues with the same amount of packet flows. If number of VPP workers is higher than number of physical or virtual interfaces, multiple receive queues are configured on each interface. NIC Receive Side Scaling (RSS) for physical interfaces and multi-queue for virtual interfaces are used for this purpose. Section *Speedup Multi-Core* (page 338) includes a set of graphs illustrating packet throughout speedup when running VPP worker threads on multiple cores. Note that in quite a few test cases running VPP workers on 2 or 4 physical cores hits the I/O bandwidth or packets-per-second limit of tested NIC. ## 1.5.14 Hoststack Testing ## TCP/IP with iperf3 iperf3 goodput measurement tool<sup>24</sup> is used for measuring the maximum attainable goodput of the VPP Host Stack connection across two instances of VPP running on separate DUT nodes. iperf3 is a popular open source tool for active measurements of the maximum achievable goodput on IP networks. Because iperf3 utilizes the POSIX socket interface APIs, the current test configuration utilizes the LD\_PRELOAD mechanism in the linux kernel to connect iperf3 to the VPP Host Stack using the VPP Communications Library (VCL) LD\_PRELOAD library (libvcl\_Idpreload.so). 1.5. Test Methodology <sup>&</sup>lt;sup>24</sup> https://github.com/esnet/iperf In the future, a forked version of iperf3 which has been modified to directly use the VCL application APIs may be added to determine the difference in performance of 'VCL Native' applications versus utilizing LD\_PRELOAD which inherently has more overhead and other limitations. The test configuration is as follows: ``` DUT1 Network DUT2 [ iperf3-client -> VPP1 ]======[ VPP2 -> iperf3-server] ``` #### where, - 1. iperf3 server attaches to VPP2 and LISTENs on VPP2:TCP port 5201. - 2. iperf3 client attaches to VPP1 and opens one or more stream connections to VPP2:TCP port 5201. - 3. iperf3 client transmits a uni-directional stream as fast as the VPP Host Stack allows to the iperf3 server for the test duration. - 4. At the end of the test the iperf3 client emits the goodput measurements for all streams and the sum of all streams. Test cases include 1 and 10 Streams with a 20 second test duration with the VPP Host Stack configured to utilize the Cubic TCP congestion algorithm. Note: iperf3 is single threaded, so it is expected that the 10 stream test shows little or no performance improvement due to multi-thread/multi-core execution. There are also variations of these test cases which use the VPP Network Simulator (NSIM) plugin to test the VPP Hoststack goodput with 1 percent of the traffic being dropped at the output interface of VPP1 thereby simulating a lossy network. The NSIM tests are experimental and the test results are not currently representative of typical results in a lossy network. ### UDP/IP with iperf3 iperf3 goodput measurement tool<sup>25</sup> is used for measuring the maximum attainable goodput of the VPP Host Stack connection across two instances of VPP running on separate DUT nodes. iperf3 is a popular open source tool for active measurements of the maximum achievable goodput on IP networks. Because iperf3 utilizes the POSIX socket interface APIs, the current test configuration utilizes the LD\_PRELOAD mechanism in the linux kernel to connect iperf3 to the VPP Host Stack using the VPP Communications Library (VCL) LD\_PRELOAD library (libvcl\_ldpreload.so). In the future, a forked version of iperf3 which has been modified to directly use the VCL application APIs may be added to determine the difference in performance of 'VCL Native' applications versus utilizing LD\_PRELOAD which inherently has more overhead and other limitations. The test configuration is as follows: ``` DUT1 Network DUT2 [ iperf3-client -> VPP1 ]======[ VPP2 -> iperf3-server] ``` ## where, - 1. iperf3 server attaches to VPP2 and LISTENs on VPP2:UDP port 5201. - 2. iperf3 client attaches to VPP1 and transmits one or more streams of packets to VPP2:UDP port 5201. - 3. iperf3 client transmits a uni-directional stream as fast as the VPP Host Stack allows to the iperf3 server for the test duration. - 4. At the end of the test the iperf3 client emits the goodput measurements for all streams and the sum of all streams. <sup>&</sup>lt;sup>25</sup> https://github.com/esnet/iperf Test cases include 1 and 10 Streams with a 20 second test duration with the VPP Host Stack using the UDP transport layer.. Note: iperf3 is single threaded, so it is expected that the 10 stream test shows little or no performance improvement due to multi-thread/multi-core execution. ## QUIC/UDP/IP with vpp\_echo vpp\_echo performance testing tool<sup>26</sup> is a bespoke performance test application which utilizes the 'native HostStack APIs' to verify performance and correct handling of connection/stream events with unidirectional and bi-directional streams of data. Because iperf3 does not support the QUIC transport protocol, vpp\_echo is used for measuring the maximum attainable goodput of the VPP Host Stack connection utilizing the QUIC transport protocol across two instances of VPP running on separate DUT nodes. The QUIC transport protocol supports multiple streams per connection and test cases utilize different combinations of QUIC connections and number of streams per connection. The test configuration is as follows: #### where, - 1. vpp\_echo server attaches to VPP2 and LISTENs on VPP2:TCP port 1234. - 2. vpp\_echo client creates one or more connections to VPP1 and opens one or more stream per connection to VPP2:TCP port 1234. - 3. vpp\_echo client transmits a uni-directional stream as fast as the VPP Host Stack allows to the vpp\_echo server for the test duration. - 4. At the end of the test the vpp\_echo client emits the goodput measurements for all streams and the sum of all streams. ### Test cases include - 1. 1 QUIC Connection with 1 Stream - 2. 1 QUIC connection with 10 Streams - 3. 10 QUIC connetions with 1 Stream - 4. 10 QUIC connections with 10 Streams with stream sizes to provide reasonable test durations. The VPP Host Stack QUIC transport is configured to utilize the picotls encryption library. In the future, tests utilizing additional encryption algorithms will be added. ### VSAP ab with nginx VSAP (VPP Stack Acceleration Project)<sup>27</sup> aims to establish an industry user space application ecosystem based on the VPP hoststack. As a pre-requisite to adapting open source applications using VPP Communications Library to accelerate performance, the VSAP team has introduced baseline tests utilizing the LD\_PRELOAD mechanism to capture baseline performance data. AB (Apache HTTP server benchmarking tool)<sup>28</sup> is used for measuring the maximum connections-persecond and requests-per-second. <sup>&</sup>lt;sup>26</sup> https://wiki.fd.io/view/VPP/HostStack#External\_Echo\_Server.2FClient\_.28vpp\_echo.29 <sup>&</sup>lt;sup>27</sup> https://wiki.fd.io/view/VSAP <sup>&</sup>lt;sup>28</sup> https://httpd.apache.org/docs/2.4/programs/ab.html NGINX<sup>29</sup> is a popular open source HTTP server application. Because NGINX utilizes the POSIX socket interface APIs, the test configuration uses the LD\_PRELOAD mechanism to connect NGINX to the VPP Hoststack using the VPP Communications Library (VCL) LD\_PRELOAD library (libvcl\_ldpreload.so). In the future, a version of NGINX which has been modified to directly use the VCL application APIs will be added to determine the difference in performance of 'VCL Native' applications versus utilizing LD\_PRELOAD which inherently has more overhead and other limitations. The test configuration is as follows: ``` TG Network DUT [ AB ]======[ VPP -> nginx ] ``` #### where, - 1. nginx attaches to VPP and listens on TCP port 80 - 2. ab runs CPS and RPS tests with packets flowing from the Test Generator node, across 100G NICs, through VPP hoststack to NGINX. - 3. At the end of the tests, the results are reported by AB. ## 1.5.15 Generic Segmentation Offload Tests #### Overview Generic Segmentation Offload (GSO) reduces per-packet processing overhead by enabling applications to pass a multi-packet buffer to (v)NIC and process a smaller number of large packets (e.g. frame size of 64 KB), instead of processing higher numbers of small packets (e.g. frame size of 1500 B), thus reducing per-packet overhead. CSIT-2101.1 introduced GSO tests for VPP vhostuser and tapv2 interfaces. All tests cases use iPerf3 client and server applications running TCP/IP as a traffic generator. For performance comparison the same tests are run without GSO enabled. ### **GSO Test Topologies** Two VPP GSO test topologies are implemented in CSIT-2101.1: - 1. iPerfC\_GSOvirtio\_LinuxVM GSOvhost\_VPP\_GSOvhost iPerfS\_GSOvirtio\_LinuxVM - Tests VPP GSO on vhostuser interfaces and interaction with Linux virtio with GSO enabled. - 1. iPerfC\_GSOtap\_LinuxNspace GSOtapv2\_VPP\_GSOtapv2 iPerfS\_GSOtap\_LinuxNspace - Tests VPP GSO on tapv2 interfaces and interaction with Linux tap with GSO enabled. ## Common configuration: - iPerfC (client) and iPerfS (server) run in TCP/IP mode without upper bandwidth limit. - Trial duration is set to 30 sec. - iPerfC, iPerfS and VPP run in the single SUT node. <sup>&</sup>lt;sup>29</sup> https://www.nginx.com/ ## **VPP GSOtap Topology** ## **VPP Configuration** VPP GSOtap tests in CSIT-2101.1 are executed without using hyperthreading. VPP worker runs on a single core. Multi-core tests are not executed. Each interface belongs to separate namespace. Following core pinning scheme is used: • 1t1c (rxq=1, rx\_qsz=4096, tx\_qsz=4096) - system isolated: 0,28,56,84 vpp mt: 1vpp wt: 2 - vhost: 3-5 - iperf-s: 6 - iperf-c: 7 ## **iPerf3 Server Configuration** #### iPerf3 version used 3.7 For the full iPerf3 reference please see: iPerf3 docs<sup>30</sup>. ## **iPerf3 Client Configuration** ## iPerf3 version used 3.7 ``` $ sudo -E -S ip netns exec tap1_namespace iperf3 \ --client 2.2.2.2 --bind 1.1.1.1 --port 5201 --parallel <Y> --time 30.0 --affinity <X> --zerocopy ``` For the full iPerf3 reference please see: iPerf3 docs<sup>31</sup>. ### **VPP GSOvhost Topology** ## **VPP Configuration** VPP GSOvhost tests in CSIT-2101.1 are executed without using hyperthreading. VPP worker runs on a single core. Multi-core tests are not executed. Following core pinning scheme is used: • 1t1c (rxq=1, rx\_qsz=1024, tx\_qsz=1024) - system isolated: 0,28,56,84 - vpp mt: 1 - vpp wt: 2 - vm-iperf-s: 3,4,5,6,7 - vm-iperf-c: 8,9,10,11,12 - iperf-s: 1 - iperf-c: 1 <sup>&</sup>lt;sup>30</sup> https://github.com/esnet/iperf/blob/master/docs/invoking.rst <sup>&</sup>lt;sup>31</sup> https://github.com/esnet/iperf/blob/master/docs/invoking.rst ## **iPerf3 Server Configuration** iPerf3 version used 3.7 For the full iPerf3 reference please see: iPerf3 docs<sup>32</sup>. ## **iPerf3 Client Configuration** iPerf3 version used 3.7 ``` $ sudo iperf3 \ --client 2.2.2.2 --bind 1.1.1.1 --port 5201 --parallel <Y> --time 30.0 --affinity X --zerocopy ``` For the full iPerf3 reference please see: iPerf3 docs<sup>33</sup>. ## 1.5.16 Reconfiguration Tests **Important:** DISCLAIMER: Described reconf test methodology is experimental, and subject to change following consultation within csit-dev, vpp-dev and user communities. Current test results should be treated as indicative. #### Overview Reconf tests are designed to measure the impact of VPP re-configuration on data plane traffic. While VPP takes some measures against the traffic being entirely stopped for a prolonged time, the immediate forwarding rate varies during the re-configuration, as some configurations steps need the active dataplane worker threads to be stopped temporarily. As the usual methods of measuring throughput need multiple trial measurements with somewhat long durations, and the re-configuration process can also be long, finding an offered load which would result in zero loss during the re-configuration process would be time-consuming. Instead, reconf tests first find a throughput value (lower bound for NDR) without re-configuration, and then maintain that ofered load during re-configuration. The measured loss count is then assumed to be caused by the re-configuration process. The result published by reconf tests is the effective blocked time, that is the loss count divided by the offered load. ## **Current Implementation** Each reconf suite is based on a similar MLRsearch performance suite. MLRsearch parameters are changed to speed up the throughput discovery. For example, PDR is not searched for, and the final trial duration is shorter. The MLRsearch suite has to contain a configuration parameter that can be scaled up, e.g. number of tunnels or number of service chains. Currently, only increasing the scale is supported as the re-configuration operation. In future, scale decrease or other operations can be implemented. The traffic profile is not changed, so the traffic present is processed only by the smaller scale configuration. The added tunnels / chains are not targetted by the traffic. <sup>32</sup> https://github.com/esnet/iperf/blob/master/docs/invoking.rst <sup>33</sup> https://github.com/esnet/iperf/blob/master/docs/invoking.rst For the re-configuration, the same Robot Framework and Python libraries are used, as were used in the initial configuration, with the exception of the final calls that do not interact with VPP (e.g. starting virtual machines) being skipped to reduce the test overall duration. ### **Discussion** Robot Framework introduces a certain overhead, which may affect timing of individual VPP API calls, which in turn may affect the number of packets lost. The exact calls executed may contain unnecessary info dumps, repeated commands, or commands which change a value that do not need to be changed (e.g. MTU). Thus, implementation details are affecting the results, even if their effect on the corresponding MLRsearch suite is negligible. The lower bound for NDR is the only value safe to be used when zero packets lost are expected without reconfiguration. But different suites show different "jitter" in that value. For some suites, the lower bound is not tight, allowing full NIC buffers to drain quickly between worker pauses. For other suites, lower bound for NDR still has quite a large probability of non-zero packet loss even without re-configuration. ## 1.5.17 VPP Startup Settings CSIT code manipulates a number of VPP settings in startup.conf for optimized performance. List of common settings applied to all tests and test dependent settings follows. See VPP startup.conf<sup>34</sup> for a complete set and description of listed settings. ### **Common Settings** List of VPP startup.conf settings applied to all tests: - 1. heap-size <value> set separately for ip4, ip6, stats, main depending on scale tested. - 2. no-tx-checksum-offload disables UDP / TCP TX checksum offload in DPDK. Typically needed for use faster vector PMDs (together with no-multi-seg). - 3. buffers-per-numa <value> sets a number of memory buffers allocated to VPP per CPU socket. VPP default is 16384. Needs to be increased for scenarios with large number of interfaces and worker threads. To accommodate for scale tests, CSIT is setting it to the maximum possible value corresponding to the limit of DPDK memory mappings (currently 256). For Xeon Skylake platforms configured with 2MB hugepages and VPP data-size and buffer-size defaults (2048B and 2496B respectively), this results in value of 215040 (256 \* 840 = 215040, 840 \* 2496B buffers fit in 2MB hugepage). ## **Per Test Settings** List of vpp startup.conf settings applied dynamically per test: - 1. corelist-workers < list\_of\_cores> list of logical cores to run VPP worker data plane threads. Depends on HyperThreading and core per test configuration. - 2. num-rx-queues <value> depends on a number of VPP threads and NIC interfaces. - 3. no-multi-seg disables multi-segment buffers in DPDK, improves packet throughput, but disables Jumbo MTU support. Disabled for all tests apart from the ones that require Jumbo 9000B frame support. - 4. UIO driver depends on topology file definition. - 5. QAT VFs depends on NRThreads, each thread = 1QAT VFs. $<sup>^{34}\</sup> https://git.fd.io/vpp/tree/src/vpp/conf/startup.conf?h=stable/2101\_1\&id=3d2d96e5547484290c9368bac0a420afa8c4c068$ ## 1.5.18 KVM VMs vhost-user QEMU is used for KVM VM vhost-user testing environment. By default, standard QEMU version is used, preinstalled from OS repositories (qemu-2.11.1 for Ubuntu 18.04). The path to the QEMU binary can be adjusted in *Constants.py*. FD.io CSIT performance lab is testing VPP vhost-user with KVM VMs using following environment settings: CSIT supports two types of VMs: - Image-VM: used for all functional, VPP\_device, and regular performance tests except NFV density tests. - **Kernel-VM**: new VM type introduced for NFV density tests to provide greater in-VM application install flexibility and to further reduce test execution time by simpler VM lifecycle management. #### Image-VM CSIT can use a pre-created VM image. The path to the image can be adjusted in *Constants.py*. For convenience and full compatibility CSIT repository contains a set of scripts to prepare Built-root<sup>35</sup> based embedded Linux image with all the dependencies needed to run DPDK Testpmd, DPDK L3Fwd, Linux bridge or Linux IPv4 forwarding. Built-root was chosen for a VM image to make it lightweight and with fast booting time to limit impact on tests duration. In order to execute CSIT tests, VM image must have following software installed: qemu-guest-agent, sshd, bridge-utils, VirtIO support and DPDK Testpmd/L3fwd applications. Username/password for the VM must be cisco/cisco and NOPASSWD sudo access. The interface naming is based on the driver (management interface type is Intel E1000), all E1000 interfaces will be named mgmt<n> and all VirtIO interfaces will be named virtio<n>. In VM /etc/init.d/qemu-guest-agent must be set to TRANSPORT=isa-serial:/dev/ttyS1 because ttyS0 is used by serial console and ttyS1 is dedicated for qemu-guest-agent in QEMU setup. ### Kernel-VM CSIT can use a kernel KVM image as a boot kernel, as an alternative to image VM. This option allows better configurability of what application is running in VM userspace. Using root9p filesystem allows mapping the host-OS filesystem as read only guest-OS filesystem. Example of custom init script for the kernel-VM: ``` #!/bin/bash mount -t sysfs -o "nodev, noexec, nosuid" sysfs /sys mount -t proc -o "nodev,noexec,nosuid" proc /proc mkdir /dev/pts mkdir /dev/hugepages mount -t devpts -o "rw,noexec,nosuid,gid=5,mode=0620" devpts /dev/pts || true mount -t tmpfs -o "rw,noexec,nosuid,size=10%,mode=0755" tmpfs /run mount -t tmpfs -o "rw,noexec,nosuid,size=10%,mode=0755" tmpfs /tmp mount -t hugetlbfs -o "rw,relatime,pagesize=2M" hugetlbfs /dev/hugepages echo 0000:00:06.0 > /sys/bus/pci/devices/0000:00:06.0/driver/unbind echo 0000:00:07.0 > /sys/bus/pci/devices/0000:00:07.0/driver/unbind echo vfio-pci > /sys/bus/pci/devices/0000:00:06.0/driver_override echo vfio-pci > /sys/bus/pci/devices/0000:00:07.0/driver_override echo 0000:00:06.0 > /sys/bus/pci/drivers/vfio-pci/bind echo 0000:00:07.0 > /sys/bus/pci/drivers/vfio-pci/bind $vnf_bin poweroff -f ``` <sup>35</sup> https://buildroot.org/ QemuUtils library during runtime replaces the \$vnf\_bin variable by the path to NF binary and its parameters. This allows CSIT to run any application installed on host OS, for example the same version of VPP as running on the host-OS. Kernel-VM image must be available in the host filesystem as a prerequisite. The path to kernel-VM image is defined in *Constants.py*. ### 1.5.19 LXC/DRC Container Memif CSIT includes tests taking advantage of VPP memif virtual interface (shared memory interface) to interconnect VPP running in Containers. VPP vswitch instance runs in bare-metal user-mode handling NIC interfaces and connecting over memif (Slave side) to VPPs running in Linux Container (LXC) or in Docker Container (DRC) configured with memif (Master side). LXCs and DRCs run in a priviliged mode with VPP data plane worker threads pinned to dedicated physical CPU cores per usual CSIT practice. All VPP instances run the same version of software. This test topology is equivalent to existing tests with vhost-user and VMs as described earlier in *Logical Topologies* (page 58). In addition to above vswitch tests, a single memif interface test is executed. It runs in a simple topology of two VPP container instances connected over memif interface in order to verify standalone memif interface performance. More information about CSIT LXC and DRC setup and control is available in *Container Orchestration in CSIT* (page 1000). ## 1.5.20 NFV Service Density Network Function Virtualization (NFV) service density tests focus on measuring total per server throughput at varied NFV service "packing" densities with vswitch providing host dataplane. The goal is to compare and contrast performance of a shared vswitch for different network topologies and virtualization technologies, and their impact on vswitch performance and efficiency in a range of NFV service configurations. Each NFV service instance consists of a set of Network Functions (NFs), running in VMs (VNFs) or in Containers (CNFs), that are connected into a virtual network topology using VPP vswitch running in Linux user-mode. Multiple service instances share the vswitch that in turn provides per service chain forwarding context(s). In order to provide a most complete picture, each network topology and service configuration is tested in different service density setups by varying two parameters: - Number of service instances (e.g. 1, 2, 4, 6, 8, 10). - Number of NFs per service instance (e.g. 1, 2, 4, 6, 8, 10). Implementation of NFV service density tests in CSIT-2101.1 is using two NF applications: - VNF: VPP of the same version as vswitch running in KVM VM, configured with /8 IPv4 prefix routing. - CNF: VPP of the same version as vswitch running in Docker Container, configured with /8 IPv4 prefix routing. Tests are designed such that in all tested cases VPP vswitch is the most stressed application, as for each flow vswitch is processing each packet multiple times, whereas VNFs and CNFs process each packets only once. To that end, all VNFs and CNFs are allocated enough resources to not become a bottleneck. #### **Service Configurations** Following NFV network topologies and configurations are tested: - VNF Service Chains (VSC) with L2 vswitch - Network Topology: Sets of VNFs dual-homed to VPP vswitch over virtio-vhost links. Each set belongs to separate service instance. - Network Configuration: VPP L2 bridge-domain contexts form logical service chains of VNF sets and connect each chain to physical interfaces. - CNF Service Chains (CSC) with L2 vswitch - Network Topology: Sets of CNFs dual-homed to VPP vswitch over memif links. Each set belongs to separate service instance. - Network Configuration: VPP L2 bridge-domain contexts form logical service chains of CNF sets and connect each chain to physical interfaces. - CNF Service Pipelines (CSP) with L2 vswitch - Network Topology: Sets of CNFs connected into pipelines over a series of memif links, with edge CNFs single-homed to VPP vswitch over memif links. Each set belongs to separate service instance. - Network Configuration: VPP L2 bridge-domain contexts connect each CNF pipeline to physical interfaces. ### **Thread-to-Core Mapping** CSIT defines specific ratios for mapping software threads of vswitch and VNFs/CNFs to physical cores, with separate ratios defined for main control threads and data-plane threads. In CSIT-2101.1 NFV service density tests run on Intel Xeon testbeds with Intel Hyper-Threading enabled, so each physical core is associated with a pair of sibling logical cores corresponding to the hyper-threads. CSIT-2101.1 executes tests with the following software thread to physical core mapping ratios: - vSwitch - Data-plane on single core - \* (main:core) = (1:1) => 1mt1c 1 main thread on 1 core. - \* (data:core) = (1:1) => 2dt1c 2 Data-plane Threads on 1 Core. - Data-plane on two cores - \* (main:core) = (1:1) => 1mt1c 1 Main Thread on 1 Core. - \* (data:core) = (1:2) => 4dt2c 4 Data-plane Threads on 2 Cores. - VNF and CNF - Data-plane on single core - \* (main:core) = (2:1) => 2mt1c 2 Main Threads on 1 Core, 1 Thread per NF, core shared between two NFs. - \* (data:core) = (1:1) => 2dt1c 2 Data-plane Threads on 1 Core per NF. - Data-plane on single logical core (Two NFs per physical core) - \* (main:core) = (2:1) => 2mt1c 2 Main Threads on 1 Core, 1 Thread per NF, core shared between two NFs. - \* (data:core) = (2:1) => 2dt1c 2 Data-plane Threads on 1 Core, 1 Thread per NF, core shared between two NFs. Maximum tested service densities are limited by a number of physical cores per NUMA. CSIT-2101.1 allocates cores within NUMAO. Support for multi NUMA tests is to be added in future release. # 1.5.21 VPP\_Device Functional CSIT-2101.1 includes VPP\_Device test environment for functional VPP device tests integrated into LFN CI/CD infrastructure. VPP\_Device tests run on 1-Node testbeds (1n-skx, 1n-arm) and rely on Linux SRIOV Virtual Function (VF), dot1q VLAN tagging and external loopback cables to facilitate packet passing over external physical links. Initial focus is on few baseline tests. New device tests can be added by small edits to existing CSIT Performance (2-node) test. RF test definition code stays unchanged with the exception of traffic generator related L2 KWs. **CHAPTER** **TWO** # **VPP PERFORMANCE** ## 2.1 Overview VPP performance test results are reported for a range of processors. For description of physical testbeds used for VPP performance tests please refer to *Performance Physical Testbeds* (page 3). ## 2.1.1 Logical Topologies CSIT VPP performance tests are executed on physical testbeds described in *Performance Physical Testbeds* (page 3). Based on the packet path thru server SUTs, three distinct logical topology types are used for VPP DUT data plane testing: - 1. NIC-to-NIC switching topologies. - 2. VM service switching topologies. - 3. Container service switching topologies. ## **NIC-to-NIC Switching** The simplest logical topology for software data plane application like VPP is NIC-to-NIC switching. Tested topologies for 2-Node and 3-Node testbeds are shown in figures below. Server Systems Under Test (SUT) run VPP application in Linux user-mode as a Device Under Test (DUT). Server Traffic Generator (TG) runs T-Rex application. Physical connectivity between SUTs and TG is provided using different drivers and NIC models that need to be tested for performance (packet/bandwidth throughput and latency). From SUT and DUT perspectives, all performance tests involve forwarding packets between two (or more) physical Ethernet ports (10GE, 25GE, 40GE, 100GE). In most cases both physical ports on SUT are located on the same NIC. The only exceptions are link bonding and 100GE tests. In the latter case only one port per NIC can be driven at linerate due to PCle Gen3 x16 slot bandwidth limiations. 100GE NICs are not supported in PCle Gen3 x8 slots. 2.1. Overview 59 Note that reported VPP DUT performance results are specific to the SUTs tested. SUTs with other processors than the ones used in FD.io lab are likely to yield different results. A good rule of thumb, that can be applied to estimate VPP packet thoughput for NIC-to-NIC switching topology, is to expect the forwarding performance to be proportional to processor core frequency for the same processor architecture, assuming processor is the only limiting factor and all other SUT parameters are equivalent to FD.io CSIT environment. ### **VM Service Switching** VM service switching topology test cases require VPP DUT to communicate with Virtual Machines (VMs) over vhost-user virtual interfaces. Two types of VM service topologies are tested in CSIT-2101.1: - 1. "Parallel" topology with packets flowing within SUT from NIC(s) via VPP DUT to VM, back to VPP DUT, then out thru NIC(s). - 2. "Chained" topology (a.k.a. "Snake") with packets flowing within SUT from NIC(s) via VPP DUT to VM, back to VPP DUT, then to the next VM, back to VPP DUT and so on and so forth until the last VM in a chain, then back to VPP DUT and out thru NIC(s). For each of the above topologies, VPP DUT is tested in a range of L2 or IPv4/IPv6 configurations depending on the test suite. Sample VPP DUT "Chained" VM service topologies for 2-Node and 3-Node testbeds with each SUT running N of VM instances is shown in the figures below. In "Chained" VM topologies, packets are switched by VPP DUT multiple times: twice for a single VM, three times for two VMs, N+1 times for N VMs. Hence the external throughput rates measured by TG and listed in this report must be multiplied by N+1 to represent the actual VPP DUT aggregate packet forwarding rate. For "Parallel" service topology packets are always switched twice by VPP DUT per service chain. Note that reported VPP DUT performance results are specific to the SUTs tested. SUTs with other processor than the ones used in FD.io lab are likely to yield different results. Similarly to NIC-to-NIC switching topology, here one can also expect the forwarding performance to be proportional to processor core frequency for the same processor architecture, assuming processor is the only limiting factor. However due to much higher dependency on intensive memory operations in VM service chained topologies and sensitivity to Linux scheduler settings and behaviour, this estimation may not always yield good enough accuracy. ### **Container Service Switching** Container service switching topology test cases require VPP DUT to communicate with Containers (Ctrs) over memif virtual interfaces. Three types of VM service topologies are tested in CSIT-2101.1: - 1. "Parallel" topology with packets flowing within SUT from NIC(s) via VPP DUT to Container, back to VPP DUT, then out thru NIC(s). - 2. "Chained" topology (a.k.a. "Snake") with packets flowing within SUT from NIC(s) via VPP DUT to Container, back to VPP DUT, then to the next Container, back to VPP DUT and so on and so forth until the last Container in a chain, then back to VPP DUT and out thru NIC(s). - 3. "Horizontal" topology with packets flowing within SUT from NIC(s) via VPP DUT to Container, then via "horizontal" memif to the next Container, and so on and so forth until the last Container, then back to VPP DUT and out thru NIC(s). For each of the above topologies, VPP DUT is tested in a range of L2 or IPv4/IPv6 configurations depending on the test suite. Sample VPP DUT "Chained" Container service topologies for 2-Node and 3-Node testbeds with each SUT running N of Container instances is shown in the figures below. 2.1. Overview 61 In "Chained" Container topologies, packets are switched by VPP DUT multiple times: twice for a single Container, three times for two Containers, N+1 times for N Containers. Hence the external throughput rates measured by TG and listed in this report must be multiplied by N+1 to represent the actual VPP DUT aggregate packet forwarding rate. For a "Parallel" and "Horizontal" service topologies packets are always switched by VPP DUT twice per service chain. Note that reported VPP DUT performance results are specific to the SUTs tested. SUTs with other processor than the ones used in FD.io lab are likely to yield different results. Similarly to NIC-to-NIC switching topology, here one can also expect the forwarding performance to be proportional to processor core frequency for the same processor architecture, assuming processor is the only limiting factor. However due to much higher dependency on intensive memory operations in Container service chained topologies and sensitivity to Linux scheduler settings and behaviour, this estimation may not always yield good enough accuracy. # 2.1.2 Performance Tests Coverage Performance tests measure following metrics for tested VPP DUT topologies and configurations: - Packet Throughput: measured in accordance with RFC 2544<sup>36</sup>, using FD.io CSIT Multiple Loss Ratio search (MLRsearch), an optimized binary search algorithm, producing throughput at different Packet Loss Ratio (PLR) values: - Non Drop Rate (NDR): packet throughput at PLR=0%. - Partial Drop Rate (PDR): packet throughput at PLR=0.5%. - One-Way Packet Latency: measured at different offered packet loads: - 90% of discovered PDR throughput. - 50% of discovered PDR throughput. - 10% of discovered PDR throughput. - Minimal offered load. - Maximum Receive Rate (MRR): measure packet forwarding rate under the maximum load offered by traffic generator over a set trial duration, regardless of packet loss. Maximum load for specified Ethernet frame size is set to the bi-directional link rate, unless there is a known limitation preventing Traffic Generator from achieving the line rate. CSIT-2101.1 includes following VPP data plane functionality performance tested across a range of NIC drivers and NIC models: 2.1. Overview 63 <sup>36</sup> https://tools.ietf.org/html/rfc2544.html | Functionality | Description | |-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ACL | L2 Bridge-Domain switching and IPv4and IPv6 routing with iACL and oACL IP address, MAC address and L4 port security. | | ADL | IPv4 and IPv6 routing with ADL address security. | | GENEVE | GENEVE tunnels for IPv4 routing. | | IPv4 | IPv4 routing. | | IPv6 | IPv6 routing. | | IPv4 Scale | IPv4 routing with 20k, 200k and 2M FIB entries. | | IPv6 Scale | IPv6 routing with 20k, 200k and 2M FIB entries. | | , | IPSec encryption with AES-GCM, CBC-SHA-256 ciphers in async mode, in combination with IPv4 routing. Intel QAT HW acceleration. | | IPSecHW | IPSec encryption with AES-GCM, CBC-SHA-256 ciphers, in combination with IPv4 routing. Intel QAT HW acceleration. | | IPSec+LISP | IPSec encryption with CBC-SHA1 ciphers, in combination with LISP-GPE overlay tunneling for IPv4-over-IPv4. | | IPSecSW | IPSec encryption with AES-GCM, CBC-SHA-256 ciphers, in combination with IPv4 routing. | | KVM VMs | Virtual topologies with service chains of 1 VM using vhost-user interfaces, with dif- | | vhost-user | ferent VPP forwarding modes incl. L2XC, L2BD, VXLAN with L2BD, IPv4 routing. | | L2BD | L2 Bridge-Domain switching of untagged Ethernet frames with MAC learning; disabled MAC learning i.e. static MAC tests to be added. | | L2BD Scale | L2 Bridge-Domain switching of untagged Ethernet frames with MAC learning; disabled MAC learning i.e. static MAC tests to be added with 20k, 200k and 2M FIB entries. | | L2XC | L2 Cross-Connect switching of untagged, dot1q, dot1ad VLAN tagged Ethernet frames. | | LISP | LISP overlay tunneling for IPv4-over-IPv4, IPv6-over-IPv4, IPv6-over-IPv6, IPv4-over-IPv6 in IPv4 and IPv6 routing modes. | | LXC/DRC<br>Containers | Container VPP memif virtual interface tests with different VPP forwarding modes incl. L2XC, L2BD. | | Memif | | | NAT44 | (Source) Network Address Translation deterministic mode and endpoint-dependent mode tests with varying number of users and ports per user for IPv4. | | QoS Policer | Ingress packet rate measuring, marking and limiting (IPv4). | | SRv6 Routing | Segment Routing IPv6 tests. | | VPP TCP/IP | Tests of VPP TCP/IP stack used with VPP built-in HTTP server. | | stack | | | VTS | Virtual Topology System use case tests combining VXLAN overlay tunneling with L2BD, ACL and KVM VM vhost-user features. | | VXLAN | VXLAN overlay tunnelling integration with L2XC and L2BD. | Execution of performance tests takes time, especially the throughput tests. Due to limited HW testbed resources available within FD.io labs hosted by LF, the number of tests for some NIC models has been limited to few baseline tests. # 2.1.3 Performance Tests Naming FD.io CSIT-2101.1 follows a common structured naming convention for all performance and system functional tests, introduced in CSIT-17.01. The naming should be intuitive for majority of the tests. Complete description of FD.io CSIT test naming convention is provided on *Test Naming* (page 1010). ## 2.2 Release Notes ## 2.2.1 Changes in CSIT-2101.1 ### 1. VPP PERFORMANCE TESTS - MLRsearch improvements: Added support for multiple packet throughput rates in a single search, each rate is associated with a distinct Packet Loss Ratio (PLR) criterion. Previously only Non Drop Rate (NDR) (PLR=0) and single Partial Drop Rate (PDR) (PLR<0.5%) were supported. Implemented number of optimizations improving rate discovery efficiency. - **Reduction of tests**: Removed obsolete VPP use cases and superfluous test combinations from continuous and report test executions, including: - All vts tests, obsolete use cases. - dot1q tests apart from dot1q-l2bd, superfluous combinations. - -100flows, -100kflows in all acl tests. - nat44 tests - \* -pps tests, replaced by -tput tests. - \* h1-p1-s1 single session tests, unessential combination. - \* h4096-p63-s258048 tests, unessential scale combination. - ipsec tests - \* ethip4ipsectptlispgpe. - \* policy-aes128gcm. - \* policy-aes128cbc-hmac256sha. - \* policy-aes128cbc-hmac512sha. - \* int-aes128cbc-hmac256sha. - \* scale of - · 400tnlsw. - · 5000tnlsw. - · 20000tnlsw. - · 60000tnlsw. ## 2. TEST FRAMEWORK - **Telemetry retouch**: Refactored telemetry retrieval from DUTs and SUTs. Included VPP perfmon plugin telemetry with all perfmon bundles available in VPP release. - **Upgrade to Ubuntu 20.04 LTS**: Re-installed base operating system to Ubuntu 20.04.2 LTS. Upgrade included also baseline Docker containers used for spawning topology. - TRex upgrade v2.86 to v2.88: Included move to DPDK 21.02 and changed the way egress low latency queues are used in FVL NICs. This broke latency measurements for majority of FVL NICs in CSIT. Latency values look better after upgrading FVL FW on TRex servers, but still somewhat higher than before the TRex upgrade. Tracked by CSIT-1790<sup>37</sup>. - CSIT test environment version has been updated to ver. 7, see Environment Versioning (page 956). - CSIT PAPI support: Due to issues with PAPI performance, VAT is still used in CSIT for all VPP scale tests. See known issues below. 2.2. Release Notes 65 <sup>37</sup> https://jira.fd.io/browse/CSIT-1790 - General Code Housekeeping: Ongoing code optimizations and bug fixes. - 3. PRESENTATION AND ANALYTICS LAYER - Graphs improvements: Updated Packet Latency graphs, see Packet Latency (page 42). ## 2.2.2 Known Issues List of known issues in CSIT-2101.1 for VPP performance tests: | # | Ji- | Issue Description | |---|------|------------------------------------------------------------------------------------------------------| | | ralD | | | 1 | | Adapt ramp-up phase of nat44 tests for different frame sizes. Currently ramp-up phase rate | | | | <sup>38</sup> and duration values are correctly set for tests with 64B frame size. | | 2 | | All CSIT scale tests can not use PAPI due to much slower performance compared to VAT/CLI | | | 1671 | <sup>3</sup> (it takes much longer to program VPP). This needs to be addressed on the PAPI side. The | | | | usual PAPI library spends too much time parsing arguments, so even with async processing | | | | (hundreds of commands in flight over socket), the VPP configuration for large scale tests | | | | <sup>4</sup> (millions of messages) takes too long. | | 3 | | Broken TRex latency measurements with TRex v2.88, DPDK 21.02 and FVL FW 6.01. After | | | 1790 | $^{4}$ lupgrading TRex to v2.88, we also needed to upgrade FVL firmware on TG machines, to | | | | avoid high latency O(5msec) for all VPP and testpmd/I3fwd test cases. | | 4 | | AVF driver does not perform RSS in a deterministic way. This increases standard deviation | | | 1789 | $^4$ of tests with small number of flows (mainly ipsec). | | 5 | | IPSEC SW async scheduler MRR tests failing with no traffic forwarded. | | | 1780 | 43 | | 6 | CSIT | NAT44ED tests failing to establish all TCP sessions. | | | 1785 | 44 | # 2.2.3 Root Cause Analysis for Performance Changes List of RCAs in CSIT-2101.1 for VPP performance changes: | # | JiralD | Issue Description | |---|--------------------|--------------------------------------------------------------------------------| | 1 | VPP- | One VPP change has decreased performance of NAT44ed processing, both slow path | | | 1972 <sup>45</sup> | and fast path. | 2.2. Release Notes 67 <sup>38</sup> https://jira.fd.io/browse/CSIT-1763 39 https://jira.fd.io/browse/CSIT-1671 <sup>40</sup> https://jira.fd.io/browse/VPP-1763 <sup>41</sup> https://jira.fd.io/browse/CSIT-1790 <sup>42</sup> https://jira.fd.io/browse/CSIT-1789 <sup>43</sup> https://jira.fd.io/browse/CSIT-1780 44 https://jira.fd.io/browse/CSIT-1785 <sup>45</sup> https://jira.fd.io/browse/VPP-1972 # 2.3 Packet Throughput Throughput graphs are generated based on the results data obtained from the CSIT-2101.1 test jobs. In order to verify benchmark results repeatibility selected, CSIT performance tests are executed multiple times (target: 10 times) on each physical testbed type. Box-and-Whisker plots are used to display variations in measured throughput values. Lists of tests selected for multiple execution and graphing are captured per testbed type in test\_select\_list\_{testbed\_type}.md<sup>46</sup> files. Graphs are split into sections as follows: - 1. Header 1: VPP packet path and lookup types - L2 Ethernet Switching: L2 bridge-doman, L2 cross-connect and L2 patch - IPv4 Routing: IPv4 routing with /32 prefixes - IPv6 Routing: IPv6 routing with /128 prefixes - SRv6 Routing: SRv6 with IPv6 routing - IPv4 Tunnels: IPv4 overlay tunnels - KVM VMs vhost-user: KVM VMs connected over virtio and vhost-user interfaces - LXC/DRC Container Memif: Linux containers and Docker containers connected over Memif interfaces - IPsec IPv4 Routing: IPsec encryption/decryption with IPv4 routing - Virtual Topology System: VXLAN configurations with L2 bridge-domains - 2. Header 2: testbeds and NIC models - section name format: - {testbed\_type}-{nic\_model} - testbed\_type: - 2n-skx: 2-node Xeon Skylake - 3n-skx: 3-node Xeon Skylake - 2n-clx: 2-node Xeon Cascade Lake - 3n-tsh: 3-node Arm TaiShan - 2n-tx2: 2-node Arm ThunderX2 - 2n-dnv: 2-node Atom Denverton - 3n-dnv: 3-node Atom Denverton - nic\_model: - xxv710: xxv710 2p25GE Intel (Fortville) - x710: x710 4p10GE Intel (Fortville) - xl710: xl710 2p40GE Intel (Fortville) - x520: x520 2p10GE Intel (Niantic) - x553: x553 2p10GE Intel (Niantic) - 3. Header 3: test group names - section name format: <sup>46</sup> https://git.fd.io/csit/tree/docs/job\_specs - {frame\_size}-{worker\_thread\_core\_cfg}-{vpp\_functionality}-{vpp\_lookup\_type}-{baseline\_scale}-{nic\_driver} ## • frame\_size: - 64b: 64 byte frames, smallest frame size for untagged IPv4 packets - 78b: 78 byte frames, smallest frame size for untagged IPv6 packets - 114b: VXLAN encapsulated L2 frames - imix: a sequence of (7x64B, 4x570, 1x1518) byte frames ### worker\_thread\_core\_cfg: - 1t1c: 1 worker thread on 1 core, hyper-threading not used - 2t1c: 2 worker threads on 1 core, hyper-threading used ### • vpp\_functionality (optional): - features: including input-acl, output-acl, macip-iacl, nat44 - srv6: srv6 encap/decap, proxy - link-bonding: L2 link aggregation with 1 or 2 bonded links - ipsec: IPsec encryption/decryption with different ciphers - vts: Virtual Topology System specific tests ## vpp\_lookup\_type: - I2switching, ip4routing, ip6routing, ip4tunnel, vhost, memif ### • baseline\_scale: - base: baseline tests with less than 10 forwarding entries - scale: scale tests with up to 2 million forwarding entries - base-scale: both baseline and scale tests grouped together ### • nic\_driver: - avf: VPP native avf driver for Intel Fortville NICs - i40e: dpdk poll mode driver for Intel Fortville NICs - ixgbe: dpdk poll mode driver for Intel Niantic NICs For each test case, Box-and-Whisker plots show the quartiles (Min, 1st quartile / 25th percentile, 2nd quartile / 50th percentile / mean, 3rd quartile / 75th percentile, Max) across collected data set. Outliers are plotted as individual points. ## Additional information about graph data: - 1. **Graph Title**: describes tested packet path, testbed topology, processor model, NIC model, packet size, number of cores and threads used by data plane workers and indication of VPP DUT configuration. - 2. X-axis Labels: indices of individual test suites as listed in Graph Legend. - 3. Y-axis Labels: measured Packets Per Second [pps] throughput values. - 4. **Graph Legend**: lists X-axis indices with associated CSIT test suites executed to generate graphed test results. - 5. **Hover Information**: lists minimum, first quartile, median, third quartile, and maximum. If either type of outlier is present the whisker on the appropriate side is taken to 1.5×IQR from the quartile (the "inner fence") rather than the max or min, and individual outlying data points are displayed as unfilled circles (for suspected outliers) or filled circles (for outliers). (The "outer fence" is 3×IQR from the quartile.) **Note:** Test results are stored in build logs from FD.io vpp performance job $2n\text{-skx}^{47}$ , build logs from FD.io vpp performance job $3n\text{-skx}^{48}$ , build logs from FD.io vpp performance job $2n\text{-clx}^{49}$ , build logs from FD.io vpp performance job $3n\text{-tsh}^{51}$ , build logs from FD.io vpp performance job $3n\text{-tsh}^{51}$ , build logs from FD.io vpp performance job $2n\text{-dnv}^{53}$ and build logs from FD.io vpp performance job $3n\text{-dnv}^{54}$ with RF result files csit-vpp-perf- $2n\text{-dnv}^{53}$ archived here. Required per test case data set size is $2n\text{-dnv}^{54}$ but for VPP tests the actual size varies per test case and is $2n\text{-dnv}^{54}$ <sup>47</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-skx <sup>48</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-3n-skx <sup>49</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-clx <sup>&</sup>lt;sup>50</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-zn2 <sup>51</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-3n-tsh <sup>&</sup>lt;sup>52</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-tx2 $<sup>^{53}\</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-dnv$ <sup>&</sup>lt;sup>54</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-3n-dnv # 2.3.1 L2 Ethernet Switching Following sections include summary graphs of VPP Phy-to-Phy performance with L2 Ethernet switching, including NDR throughput (zero packet loss) and PDR throughput (<0.5% packet loss). Performance is reported for VPP running in multiple configurations of VPP worker thread(s), a.k.a. VPP data plane thread(s), and their physical CPU core(s) placement. CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>55</sup>. $<sup>^{55}</sup>$ https://git.fd.io/csit/tree/tests/vpp/perf/l2?h=rls2101\_1 $\,$ #### 2n-skx-xxv710 ### 64b-2t1c-l2switching-base-avf # 64b-2t1c-l2switching-base-dpdk # 64b-2t1c-l2switching-base-scale-dpdk #### 2n-skx-x710 #### 3n-skx-xxv710 ### 64b-2t1c-l2switching-base # 64b-2t1c-l2switching-base-scale-dpdk #### 3n-skx-x710 #### 2n-clx-xxv710 ### 64b-2t1c-l2switching-base-avf # 64b-2t1c-l2switching-base-dpdk # 64b-2t1c-l2switching-base-scale-dpdk #### 2n-clx-x710 #### 2n-clx-cx556a ### 64b-2t1c-l2switching-base-rdma-core ### 64b-2t1c-l2switching-scale-rdma-core #### 2n-zn2-xxv710 ### 64b-2t1c-l2switching-base-avf # 64b-2t1c-l2switching-base-scale-avf # 64b-2t1c-l2switching-base-dpdk # 64b-2t1c-l2switching-base-scale-dpdk #### 2n-zn2-x710 ## 64b-2t1c-l2switching-base-scale #### 2n-zn2-cx556a ## 64b-2t1c-l2switching-base-rdma-core # 64b-2t1c-l2switching-scale-rdma-core #### 3n-tsh-x520 ## 64b-1t1c-l2switching-base-ixgbe # 64b-1t1c-l2switching-base-scale-ixgbe # 64b-1t1c-features-I2switching-base-ixgbe #### 2n-tx2-xl710 ## 64b-1t1c-l2switching-base-dpdk # 64b-1t1c-l2switching-scale-dpdk ## 64b-1t1c-features-l2switching-base-dpdk #### 2n-dnv-x553 ## 64b-1t1c-l2switching-base-scale-ixgbe #### 3n-dnv-x553 ## 64b-1t1c-l2switching-base-scale-ixgbe ## 2.3.2 IPv4 Routing Following sections include summary graphs of VPP Phy-to-Phy performance with IPv4 Routed-Forwarding, including NDR throughput (zero packet loss) and PDR throughput (<0.5% packet loss). Performance is reported for VPP running in multiple configurations of VPP worker thread(s), a.k.a. VPP data plane thread(s), and their physical CPU core(s) placement. CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>56</sup>. $<sup>^{56}</sup>$ https://git.fd.io/csit/tree/tests/vpp/perf/ip4?h=rls2101\_1 #### 2n-skx-xxv710 ## 64b-2t1c-ip4routing-base-scale-avf # 64b-2t1c-ip4routing-base-scale-dpdk ## 64b-2t1c-features-ip4routing-base-avf #### 2n-skx-x710 ## 64b-2t1c-ip4routing-base-scale-[avf,dpdk] #### 3n-skx-xxv710 # 64b-2t1c-ip4routing-base-scale-dpdk #### 3n-skx-x710 #### 2n-clx-xxv710 # 64b-2t1c-ip4routing-base-scale-dpdk ## 64b-2t1c-features-ip4routing-base-avf #### 2n-clx-x710 #### 2n-clx-cx556a ## 64b-2t1c-ip4routing-base-scale-rdma-core ## 64b-2t1c-ip4routing-features #### 2n-zn2-xxv710 # 64b-2t1c-ip4routing-base-scale-dpdk ## 64b-2t1c-features-ip4routing-base-avf #### 2n-zn2-x710 #### 2n-zn2-cx556a ## 64b-2t1c-ip4routing-base-scale-rdma-core # 64b-2t1c-ip4routing-features #### 3n-tsh-x520 ## 64b-1t1c-ip4routing-base-scale-ixgbe # 64b-1t1c-features-ip4routing-base-ixgbe #### 2n-tx2-xl710 ## 64b-1t1c-ip4routing-base-scale-dpdk # 64b-1t1c-features-ip4routing-base-dpdk ### 2n-dnv-x553 ### 64b-1t1c-ip4routing-base-scale-ixgbe #### 3n-dnv-x553 ### 64b-1t1c-ip4routing-base-scale-ixgbe # 2.3.3 IPv6 Routing Following sections include summary graphs of VPP Phy-to-Phy performance with IPv6 Routed-Forwarding, including NDR throughput (zero packet loss) and PDR throughput (<0.5% packet loss). Performance is reported for VPP running in multiple configurations of VPP worker thread(s), a.k.a. VPP data plane thread(s), and their physical CPU core(s) placement. CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>57</sup>. <sup>&</sup>lt;sup>57</sup> https://git.fd.io/csit/tree/tests/vpp/perf/ip6?h=rls2101\_1 #### 2n-skx-xxv710 #### 2n-skx-x710 #### 3n-skx-xxv710 ### 3n-skx-x710 #### 2n-clx-xxv710 #### 2n-clx-x710 #### 2n-clx-cx556a ### 78b-2t1c-ip6routing-base-scale-rdma-core #### 2n-zn2-xxv710 #### 2n-zn2-x710 #### 2n-zn2-cx556a ### 78b-2t1c-ip6routing-base-scale-rdma-core #### 3n-tsh-x520 # 78b-1t1c-ip6routing-base-scale-ixgbe #### 2n-tx2-xl710 # 78b-1t1c-ip6routing-base-scale-dpdk #### 2n-dnv-x553 # 78b-1t1c-ip6routing-base-scale-ixgbe #### 3n-dnv-x553 # 78b-1t1c-ip6routing-base-scale-ixgbe # 2.3.4 SRv6 Routing Following sections include summary graphs of VPP Phy-to-Phy performance with SRv6, including NDR throughput (zero packet loss) and PDR throughput (<0.5% packet loss). Performance is reported for VPP running in multiple configurations of VPP worker thread(s), a.k.a. VPP data plane thread(s), and their physical CPU core(s) placement. CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>58</sup>. $<sup>^{58}</sup>$ https://git.fd.io/csit/tree/tests/vpp/perf/srv6?h=rls2101\_1 # 78b-2t1c-srv6-ip6routing-base-avf #### 3n-tsh-x520 # 78b-1t1c-srv6-ip6routing-base-ixgbe #### 2.3.5 IPv4 Tunnels Following sections include summary graphs of VPP Phy-to-Phy performance with IPv4 Overlay Tunnels, including NDR throughput (zero packet loss) and PDR throughput (<0.5% packet loss). Performance is reported for VPP running in multiple configurations of VPP worker thread(s), a.k.a. VPP data plane thread(s), and their physical CPU core(s) placement. CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>59</sup>. $<sup>^{59}</sup>$ https://git.fd.io/csit/tree/tests/vpp/perf/ip4\_tunnels?h=rls2101\_1 # 64b-2t1c-ethip4-ethip4udpgeneve-avf #### 2n-clx-xxv710 # 64b-2t1c-ethip4-ethip4udpgeneve-avf #### 2n-zn2-xxv710 # 64b-2t1c-ethip4-ethip4udpgeneve-avf # 64b-2t1c-ip4tunnel-base #### 3n-tsh-x520 # 64b-1t1c-ip4tunnel-base-ixgbe #### 3n-dnv-x553 # 64b-1t1c-ip4tunnel-base-ixgbe # 2.3.6 NAT44 IPv4 Routing Following sections include summary graphs of VPP Phy-to-Phy performance with IPv4 Routed-Forwarding, including NDR throughput (zero packet loss) and PDR throughput (<0.5% packet loss). Performance is reported for VPP running in multiple configurations of VPP worker thread(s), a.k.a. VPP data plane thread(s), and their physical CPU core(s) placement. CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>60</sup>. <sup>60</sup> https://git.fd.io/csit/tree/tests/vpp/perf/ip4?h=rls2101\_1 **Det BiDir** #### 2n-clx-xxv710 # 64b-nat44det-ip4routing-stl-bidir-avf # 64b-nat44det-ip4routing-stl-bidir-avf **ED UniDir** #### 2n-clx-xxv710 # 64b-nat44ed-ip4routing-stl-unidir-avf # 64b-nat44ed-ip4routing-stl-unidir-avf ### **ED UDP CPS** # 64b-nat44ed-ip4routing-udp-stf-cps-avf ### 64b-nat44ed-ip4routing-udp-stf-cps-avf **ED TCP CPS** ## 64b-nat44ed-ip4routing-tcp-stf-cps-avf ## 64b-nat44ed-ip4routing-tcp-stf-cps-avf **ED UDP TPUT** # 64b-nat44ed-ip4routing-udp-tput-avf ## 64b-nat44ed-ip4routing-udp-tput-avf **ED TCP TPUT** ### 64b-nat44ed-ip4routing-tcp-tput-avf ### 64b-nat44ed-ip4routing-tcp-tput-avf ### 2.3.7 KVM VMs vhost-user Following sections include summary graphs of VPP Phy-to-VM(s)-to-Phy performance with VM virtio and VPP vhost-user virtual interfaces, including NDR throughput (zero packet loss) and PDR throughput (<0.5% packet loss). Performance is reported for VPP running in multiple configurations of VPP worker thread(s), a.k.a. VPP data plane thread(s), and their physical CPU core(s) placement. CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>61</sup>. $<sup>^{61}</sup>$ https://git.fd.io/csit/tree/tests/vpp/perf/vm\_vhost?h=rls2101\_1 ### 64b-2t1c-vhost-base-testpmd ### 64b-2t1c-vhost-base-vpp ### 64b-2t1c-vhost-base-avf-testpmd # 64b-2t1c-vhost-base-dpdk-testpmd # 64b-2t1c-vhost-base-avf-vpp #### 2n-clx-xxv710 # 64b-2t1c-vhost-base-testpmd # 64b-2t1c-vhost-base-vpp #### 2n-clx-cx556a ## 64b-2t1c-vhost-base-rdma-core #### 2n-zn2-xxv710 # 64b-2t1c-vhost-base-testpmd # 64b-2t1c-vhost-base-vpp #### 2n-zn2-cx556a ## 64b-2t1c-vhost-base-rdma-core #### 3n-tsh-x520 # 64b-1t1c-vhost-base-ixgbe # 64b-1t1c-vhost-base-ixgbe-vppl2xc ## 2.3.8 LXC/DRC Container Memif Following sections include summary graphs of VPP Phy-to-Phy performance with Container memif Connections, including NDR throughput (zero packet loss) and PDR throughput (<0.5% packet loss). Performance is reported for VPP running in multiple configurations of VPP worker thread(s), a.k.a. VPP data plane thread(s), and their physical CPU core(s) placement. CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>62</sup>. <sup>62</sup> https://git.fd.io/csit/tree/tests/vpp/perf/container\_memif?h=rls2101\_1 ## 2n-skx-xxv710 # 64b-2t1c-memif-base-dpdk ## 3n-skx-xxv710 # 64b-2t1c-memif-base-dpdk ## 2n-clx-xxv710 # 64b-2t1c-memif-base-dpdk #### 2n-clx-cx556a ## 64b-2t1c-memif-base-rdma-core ## 2n-zn2-xxv710 ## 64b-2t1c-memif-base-dpdk #### 2n-zn2-cx556a ### 64b-2t1c-memif-base-rdma-core ## 2.3.9 IPSec IPv4 Routing Following sections include summary graphs of VPP Phy-to-Phy performance with IPSec encryption used in combination with IPv4 routed-forwarding, including NDR throughput (zero packet loss) and PDR throughput (<0.5% packet loss). VPP IPSec encryption is accelerated using DPDK cryptodev library driving Intel Quick Assist (QAT) crypto PCIe hardware cards. Performance is reported for VPP running in multiple configurations of VPP worker thread(s), a.k.a. VPP data plane thread(s), and their physical CPU core(s) placement. CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>63</sup>. <sup>63</sup> https://git.fd.io/csit/tree/tests/vpp/perf/crypto?h=rls2101\_1 #### 3n-skx-xxv710 ## imix-2t1c-ipsec-ip4routing-base-scale-avf ## imix-2t1c-ipsec-ip4routing-base-scale-dpdk ## 1518b-2t1c-ipsec-ip4routing-base-scale-dpdk #### 3n-tsh-x520 ## imix-1t1c-ipsec-ip4routing-base-scale-sw-ixgbe #### 3n-dnv-x553 ## imix-1t1c-ipsec-ip4routing-base-scale-sw-ixgbe # 2.4 Speedup Multi-Core Speedup Multi-Core throughput graphs are generated by multiple executions of the same performance tests across physical testbeds hosted LF FD.io labs: 2n-skx, 3n-skx, 2n-clx, 3n-tsh, 2n-tx2, 2n-dnv, 3n-dnv. Grouped bars illustrate the 64B/78B packet throughput speedup ratio for 2- and 4-core multi-threaded VPP configurations relative to 1-core configurations. Additional information about graph data: - 1. **Graph Title**: describes tested packet path, testbed topology, processor model, NIC model, packet size used by data plane workers and indication of VPP DUT configuration. - 2. X-axis Labels: number of cores. - 3. Y-axis Labels: measured Packets Per Second [pps] throughput values. - 4. Graph Legend: lists CSIT test suites executed to generate graphed test results. - 5. **Hover Information**: lists number of runs executed, specific test substring, mean value of the measured packet throughput, calculated perfect throughput value, difference between measured and perfect values and relative speedup value. **Note:** Test results are stored in build logs from FD.io vpp performance job 2n-skx<sup>64</sup>, build logs from FD.io vpp performance job 3n-skx<sup>65</sup>, build logs from FD.io vpp performance job 2n-clx<sup>66</sup>, build logs from FD.io vpp performance job 3n-tsh<sup>68</sup>, build logs from FD.io vpp performance job 3n-tsh<sup>68</sup>, build logs from FD.io vpp performance job 2n-dnv<sup>70</sup> and build logs from FD.io vpp performance job 3n-dnv<sup>71</sup> with RF result files csit-vpp-perf-2101\_1-\*.zip archived here. Required per test case data set size is **10**, but for VPP tests the actual size varies per test case and is <=10. Chapter 2. VPP Performance $<sup>^{64}\</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-skx$ <sup>&</sup>lt;sup>65</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-3n-skx <sup>66</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-clx <sup>&</sup>lt;sup>67</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-zn2 $<sup>^{68}\</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-3n-tsh$ <sup>&</sup>lt;sup>69</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-tx2 $<sup>^{70}</sup>$ https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-dnv $^{71}$ https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-3n-dnv ## 2.4.1 L2 Ethernet Switching Following sections include Throughput Speedup Analysis for VPP multi- core multi-thread configurations with no Hyper-Threading, specifically for tested 2t2c (2threads, 2cores) and 4t4c scenarios. 1t1c throughput results are used as a reference for reported speedup ratio. Input data used for the graphs comes from Phy-to-Phy 64B performance tests with VPP L2 Ethernet switching, including NDR throughput (zero packet loss) and PDR throughput (<0.5% packet loss). CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>72</sup>. $<sup>^{72}\</sup> https://git.fd.io/csit/tree/tests/vpp/perf/l2?h=rls2101_1$ #### 2n-skx-xxv710 ## 64b-l2switching-base-avf ## 64b-l2switching-base-dpdk ## 64b-l2switching-base-scale-avf ## 64b-l2switching-base-scale-dpdk #### 2n-skx-x710 ## 64b-l2switching-base-scale-[avf,dpdk] #### 3n-skx-xxv710 ## 64b-l2switching-base ## 64b-l2switching-base-scale-avf ## 64b-l2switching-base-scale-dpdk #### 3n-skx-x710 ## 64b-l2switching-base-scale-avf #### 2n-clx-xxv710 # 64b-l2switching-base-avf # 64b-l2switching-base-scale-avf # 64b-l2switching-base-dpdk # 64b-l2switching-base-scale-dpdk #### 2n-clx-x710 # 64b-l2switching-base-scale-avf ### 2n-clx-cx556a # 64b-l2switching-base-rdma-core # 64b-l2switching-scale #### 2n-zn2-xxv710 # 64b-l2switching-base-avf # 64b-l2switching-base-scale-avf # 64b-l2switching-base-dpdk # 64b-l2switching-base-scale-dpdk #### 2n-zn2-x710 # 64b-l2switching-base-scale ### 2n-zn2-cx556a # 64b-l2switching-base-rdma-core # 64b-l2switching-scale ### 3n-tsh-x520 # 64b-l2switching-base-ixgbe # 64b-l2switching-base-scale-ixgbe # 64b-features-I2switching-base-ixgbe #### 2n-tx2-xl710 # 64b-l2switching-base-dpdk # 64b-l2switching-scale-dpdk ## 64b-features-I2switching-base-dpdk ### 2n-dnv-x553 ## 64b-l2switching-base-scale-ixgbe #### 3n-dnv-x553 ## 64b-l2switching-base-scale-ixgbe ## 2.4.2 IPv4 Routing Following sections include Throughput Speedup Analysis for VPP multi- core multi-thread configurations with no Hyper-Threading, specifically for tested 2t2c (2threads, 2cores) and 4t4c scenarios. 1t1c throughput results are used as a reference for reported speedup ratio. Input data used for the graphs comes from Phy-to-Phy 64B performance tests with VPP IPv4 Routed-Forwarding, including NDR throughput (zero packet loss) and PDR throughput (<0.5% packet loss). CSIT source code for the test cases used for plots can be found in CSIT git repository $^{73}$ . $<sup>^{73}</sup>$ https://git.fd.io/csit/tree/tests/vpp/perf/ip4?h=rls2101\_1 #### 2n-skx-xxv710 # 64b-ip4routing-base-scale-dpdk # 64b-features-ip4routing-base-avf #### 2n-skx-x710 ## 64b-ip4routing-base-scale-[avf,dpdk] ### 3n-skx-xxv710 # 64b-ip4routing-base-scale-dpdk ### 3n-skx-x710 ## 64b-ip4routing-base-scale-[avf,dpdk] #### 2n-clx-xxv710 # 64b-ip4routing-base-scale-dpdk # 64b-features-ip4routing-base-avf ### 2n-clx-x710 ## 64b-ip4routing-base-scale-[avf,dpdk] #### 2n-clx-cx556a ## 64b-ip4routing-base-scale-rdma-core ## 64b-ip4routing-features ### 2n-zn2-xxv710 430 # 64b-ip4routing-base-scale-dpdk # 64b-features-ip4routing-base-avf #### 2n-zn2-x710 ## 64b-ip4routing-base-scale-[avf,dpdk] ### 2n-zn2-cx556a ### 64b-ip4routing-base-scale-rdma-core ## 64b-ip4routing-features ### 3n-tsh-x520 ## 64b-ip4routing-base-scale-ixgbe # 64b-features-ip4routing-base-ixgbe #### 2n-tx2-xl710 ## 64b-ip4routing-base-scale-dpdk # 64b-features-ip4routing-base-dpdk ### 2n-dnv-x553 ## 64b-ip4routing-base-scale-ixgbe ### 3n-dnv-x553 ## 64b-ip4routing-base-scale-ixgbe ## 2.4.3 IPv6 Routing Following sections include Throughput Speedup Analysis for VPP multi- core multi-thread configurations with no Hyper-Threading, specifically for tested 2t2c (2threads, 2cores) and 4t4c scenarios. 1t1c throughput results are used as a reference for reported speedup ratio. Input data used for the graphs comes from Phy-to-Phy 78B performance tests with VPP IPv6 Routed-Forwarding, including NDR throughput (zero packet loss) and PDR throughput (<0.5% packet loss). CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>74</sup>. $<sup>^{74}</sup>$ https://git.fd.io/csit/tree/tests/vpp/perf/ip6?h=rls2101\_1 #### 2n-skx-xxv710 ## 78b-ip6routing-base-scale-avf # 78b-ip6routing-base-scale-dpdk #### 2n-skx-x710 # 78b-ip6routing-base-scale-[avf,dpdk] #### 3n-skx-xxv710 ## 78b-ip6routing-base-scale-avf # 78b-ip6routing-base-scale-dpdk ### 3n-skx-x710 # 78b-ip6routing-base-scale-avf ### 2n-clx-xxv710 # 78b-ip6routing-base-scale-avf # 78b-ip6routing-base-scale-dpdk ### 2n-clx-x710 # 78b-ip6routing-base-scale-[avf,dpdk] ### 2n-clx-cx556a # 78b-ip6routing-base-scale-rdma-core ### 2n-zn2-xxv710 # 78b-ip6routing-base-scale-avf # 78b-ip6routing-base-scale-dpdk ## 2n-zn2-x710 # 78b-ip6routing-base-scale-[avf,dpdk] ### 2n-zn2-cx556a # 78b-ip6routing-base-scale-rdma-core ## 3n-tsh-x520 # 78b-ip6routing-base-scale-ixgbe ### 2n-tx2-xl710 # 78b-ip6routing-base-scale-dpdk ## 2n-dnv-x553 # 78b-ip6routing-base-scale-ixgbe ## 3n-dnv-x553 # 78b-ip6routing-base-scale-ixgbe # 2.4.4 SRv6 Routing Following sections include Throughput Speedup Analysis for VPP multi- core multi-thread configurations with no Hyper-Threading, specifically for tested 2t2c (2threads, 2cores) and 4t4c scenarios. 1t1c throughput results are used as a reference for reported speedup ratio. Input data used for the graphs comes from Phy-to-Phy 78B performance tests with VPP SRv6, including NDR throughput (zero packet loss) and PDR throughput (<0.5% packet loss). CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>75</sup>. $<sup>^{75}</sup>$ https://git.fd.io/csit/tree/tests/vpp/perf/srv6?h=rls2101\_1 ## 3n-skx-xxv710 # 78b-srv6-ip6routing-base-avf ### 3n-tsh-x520 # 78b-srv6-ip6routing-base-ixgbe ## 2.4.5 IPv4 Tunnels Following sections include Throughput Speedup Analysis for VPP multi- core multi-thread configurations with no Hyper-Threading, specifically for tested 2t2c (2threads, 2cores) and 4t4c scenarios. 1t1c throughput results are used as a reference for reported speedup ratio. Performance is reported for VPP running in multiple configurations of VPP worker thread(s), a.k.a. VPP data plane thread(s), and their physical CPU core(s) placement. CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>76</sup>. $<sup>^{76}\</sup> https://git.fd.io/csit/tree/tests/vpp/perf/ip4_tunnels?h=rls2101_1$ ### 2n-skx-xxv710 # 64b-2t1c-ethip4-ethip4udpgeneve-avf ## 2n-clx-xxv710 # 64b-2t1c-ethip4-ethip4udpgeneve-avf ### 2n-zn2-xxv710 # 64b-2t1c-ethip4-ethip4udpgeneve-avf ## 64b-ip4tunnel-base #### 3n-tsh-x520 ## 64b-ip4tunnel-base-ixgbe ### 3n-dnv-x553 ## 64b-ip4tunnel-base-ixgbe ## 2.4.6 NAT44 IPv4 Routing Following sections include Throughput Speedup Analysis for VPP multi- core multi-thread configurations with no Hyper-Threading, specifically for tested 2t2c (2threads, 2cores) and 4t4c scenarios. 1t1c throughput results are used as a reference for reported speedup ratio. Input data used for the graphs comes from Phy-to-Phy 64B performance tests with VPP IPv4 Routed-Forwarding, including NDR throughput (zero packet loss) and PDR throughput (<0.5% packet loss). CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>77</sup>. <sup>77</sup> https://git.fd.io/csit/tree/tests/vpp/perf/ip4?h=rls2101\_1 **Det BiDir** ## 64b-nat44det-ip4routing-stl-bidir-avf ## 64b-nat44det-ip4routing-stl-bidir-avf **ED UniDir** ## 64b-nat44ed-ip4routing-stl-unidir-avf # 64b-nat44ed-ip4routing-stl-unidir-avf ## **ED UDP CPS** ## 64b-nat44ed-ip4routing-udp-stf-cps-avf ### 64b-nat44ed-ip4routing-udp-stf-cps-avf **ED TCP CPS** ### 64b-nat44ed-ip4routing-tcp-stf-cps-avf ### 64b-nat44ed-ip4routing-tcp-stf-cps-avf ## **ED UDP TPUT** ### 64b-nat44ed-ip4routing-udp-tput-avf ### 64b-nat44ed-ip4routing-udp-tput-avf **ED TCP TPUT** #### 2n-clx-xxv710 ### 64b-nat44ed-ip4routing-tcp-tput-avf #### 2n-skx-xxv710 ### 64b-nat44ed-ip4routing-tcp-tput-avf ### 2.4.7 KVM VMs vhost-user Following sections include Throughput Speedup Analysis for VPP multi- core multi-thread configurations with no Hyper-Threading, specifically for tested 2t2c (2threads, 2cores) and 4t4c scenarios. 1t1c throughput results are used as a reference for reported speedup ratio. Input data used for the graphs comes from Phy-to-Phy 64B performance tests with VM vhost-user, including NDR throughput (zero packet loss) and PDR throughput (<0.5% packet loss). CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>78</sup>. $<sup>^{78}</sup>$ https://git.fd.io/csit/tree/tests/vpp/perf/vm\_vhost?h=rls2101\_1 #### 2n-skx-xxv710 ## 64b-vhost-base-testpmd ## 64b-vhost-base-vpp #### 3n-skx-xxv710 ## 64b-vhost-base-avf-testpmd # 64b-vhost-base-dpdk-testpmd ## 64b-vhost-base-avf-vpp #### 2n-clx-xxv710 ## 64b-vhost-base-testpmd ## 64b-vhost-base-vpp #### 2n-clx-cx556a ### 64b-vhost-base-rdma-core #### 2n-zn2-xxv710 ## 64b-vhost-base-testpmd ## 64b-vhost-base-vpp #### 2n-zn2-cx556a ### 64b-vhost-base-rdma-core #### 3n-tsh-x520 ## 64b-vhost-base-ixgbe # 64b-vhost-base-ixgbe-vppl2xc ## 2.4.8 LXC/DRC Container Memif Following sections include Throughput Speedup Analysis for VPP multi- core multi-thread configurations with no Hyper-Threading, specifically for tested 2t2c (2threads, 2cores) and 4t4c scenarios. 1t1c throughput results are used as a reference for reported speedup ratio. Performance is reported for VPP running in multiple configurations of VPP worker thread(s), a.k.a. VPP data plane thread(s), and their physical CPU core(s) placement. CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>79</sup>. <sup>&</sup>lt;sup>79</sup> https://git.fd.io/csit/tree/tests/vpp/perf/container\_memif?h=rls2101\_1 ## 2n-skx-xxv710 ## 64b-memif-base-avf # 64b-memif-base-dpdk ## 3n-skx-xxv710 ## 64b-memif-base-avf # 64b-memif-base-dpdk ## 2n-clx-xxv710 ## 64b-memif-base-avf # 64b-memif-base-dpdk #### 2n-clx-cx556a ## 64b-memif-base-rdma-core ## 2n-zn2-xxv710 ## 64b-memif-base-avf # 64b-memif-base-dpdk #### 2n-zn2-cx556a ## 64b-memif-base-rdma-core # 2.4.9 IPSec IPv4 Routing Following sections include Throughput Speedup Analysis for VPP multi- core multi-thread configurations with no Hyper-Threading, specifically for tested 2t2c (2threads, 2cores) and 4t4c scenarios. 1t1c throughput results are used as a reference for reported speedup ratio. VPP IPSec encryption is accelerated using DPDK cryptodev library driving Intel Quick Assist (QAT) crypto PCle hardware cards. Performance is reported for VPP running in multiple configurations of VPP worker thread(s), a.k.a. VPP data plane thread(s), and their physical CPU core(s) placement. CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>80</sup>. <sup>80</sup> https://git.fd.io/csit/tree/tests/vpp/perf/crypto?h=rls2101\_1 #### 3n-skx-xxv710 # imix-ipsec-ip4routing-base-scale-avf # imix-ipsec-ip4routing-base-scale-dpdk #### 3n-tsh-x520 # imix-ipsec-ip4routing-base-scale-sw-ixgbe #### 3n-dnv-x553 # imix-ipsec-ip4routing-base-scale-sw-ixgbe # 2.5 Packet Latency VPP latency results are generated based on the test data obtained from CSIT-2101.1 NDR-PDR throughput tests executed across physical testbeds hosted in LF FD.io labs: 3n-skx, 2n- skx, 2n-clx, 3n-dnv, 2n-dnv, 3n-tsh, 2n-tx2. Latency by percentile distribution plots are used to show packet latency percentiles at different packet rate load levels: i) No-Load latency streams only, ii) Low-Load at 10% PDR, iii) Mid-Load at 50% PDR and iv) High-Load at 90% PDR. For more details, see Packet Latency (page 42). Additional information about graph data: - 1. **Graph Title**: describes tested DUT packet path. - 2. X-axis Labels: percentile of packets. - 3. Y-axis Labels: measured one-way packet latency values in [uSec]. - 4. Graph Legend: list of latency tests at different packet rate load level. - 5. **Hover Information**: packet rate load level, stream direction (East-West, West-East), percentile, one-way latency. **Note:** Test results are stored in build logs from FD.io vpp performance job 2n-skx<sup>81</sup>, build logs from FD.io vpp performance job 3n-skx<sup>82</sup>, build logs from FD.io vpp performance job 2n-clx<sup>83</sup>, build logs from FD.io vpp performance job 3n-tsh<sup>85</sup> and build logs from FD.io vpp performance job 2n-tx2<sup>86</sup> with RF result files csit-vpp-perf-2101\_1-\*.zip archived here. $<sup>^{81}\</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-skx$ <sup>82</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-3n-skx $<sup>^{83}\</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-clx$ <sup>84</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-zn2 $<sup>^{85}\</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-3n-tsh$ $<sup>^{86}\</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-tx2$ # 2.5.1 L2 Ethernet Switching CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>87</sup>. 2.5. Packet Latency 605 <sup>87</sup> https://git.fd.io/csit/tree/tests/vpp/perf/l2?h=rls2101\_1 # 2n-skx-xxv710 # 64b-2t1c-l2switching-base-scale-avf 2.5. Packet Latency 607 2.5. Packet Latency 609 ### 64b-2t1c-l2switching-base-scale-dpdk #### 3n-skx-xxv710 # 64b-2t1c-l2switching-base-scale-avf # 64b-2t1c-l2switching-base-scale-dpdk #### 2n-clx-xxv710 ### 64b-2t1c-l2switching-base-scale-avf # 64b-2t1c-l2switching-base-scale-dpdk #### 2n-clx-cx556a ### 64b-2t1c-l2switching-base-scale-rdma #### 2n-zn2-xxv710 # 64b-2t1c-l2switching-base-scale-avf ## 64b-2t1c-l2switching-base-scale-dpdk #### 3n-tsh-x520 # 64b-1t1c-l2switching-base-scale-ixgbe ### 64b-1t1c-features-I2switching-base-ixgbe #### 2n-tx2-xl710 ## 64b-1t1c-l2switching-base-dpdk ### 64b-1t1c-l2switching-scale-dpdk ### 64b-1t1c-features-l2switching-base-dpdk # 2.5.2 IPv4 Routing CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>88</sup>. <sup>88</sup> https://git.fd.io/csit/tree/tests/vpp/perf/ip4?h=rls2101\_1 #### 2n-skx-xxv710 #### 64b-2t1c-ip4routing-base-scale-avf ## 64b-2t1c-ip4routing-base-scale-avf ## 64b-2t1c-ip4routing-base-scale-dpdk 700 #### 3n-skx-xxv710 ### 64b-2t1c-ip4routing-base-scale-avf ### 64b-2t1c-ip4routing-base-scale-dpdk ### 2n-clx-xxv710 ### 64b-2t1c-ip4routing-base-scale-avf ## 64b-2t1c-ip4routing-features-avf # 64b-2t1c-ip4routing-base-scale-dpdk ### 2n-clx-cx556a ## 64b-2t1c-ip4routing-base-scale-rdma ## 64b-2t1c-ip4routing-features-rdma ## 2n-zn2-xxv710 ## 64b-2t1c-ip4routing-base-scale-avf ## 64b-2t1c-ip4routing-features-avf ## 64b-2t1c-ip4routing-base-scale-dpdk ### 3n-tsh-x520 # 64b-1t1c-ip4routing-base-scale-ixgbe ## 64b-1t1c-ip4routing-features-ixgbe ### 2n-tx2-xl710 # 64b-1t1c-ip4routing-base-dpdk ## 64b-1t1c-ip4routing-scale-dpdk ## 64b-1t1c-features-ip4routing-base-dpdk # 2.5.3 IPv6 Routing CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>89</sup>. <sup>89</sup> https://git.fd.io/csit/tree/tests/vpp/perf/ip6?h=rls2101\_1 ### 2n-skx-xxv710 # 78b-2t1c-ip6routing-base-scale-avf ## 78b-2t1c-ip6routing-base-scale-dpdk ### 3n-skx-xxv710 # 78b-2t1c-ip6routing-base-scale-avf ## 78b-2t1c-ip6routing-base-scale-dpdk #### 2n-clx-xxv710 ### 78b-2t1c-ip6routing-base-scale-avf # 78b-2t1c-ip6routing-base-scale-dpdk #### 2n-clx-cx556a ### 78b-2t1c-ip6routing-base-scale-rdma #### 2n-zn2-xxv710 # 78b-2t1c-ip6routing-base-scale-avf # 78b-2t1c-ip6routing-base-scale-dpdk #### 3n-tsh-x520 # 78b-1t1c-ip6routing-base-scale-ixgbe #### 2n-tx2-xl710 # 78b-1t1c-ip6routing-base-scale-dpdk # 2.5.4 SRv6 Routing CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>90</sup>. <sup>90</sup> https://git.fd.io/csit/tree/tests/vpp/perf/srv6?h=rls2101\_1 #### 3n-skx-xxv710 ## 78b-2t1c-srv6-ip6routing-base-dpdk #### 3n-tsh-x520 ## 78b-1t1c-srv6-ip6routing-base-ixgbe # 2.5.5 IPv4 Tunnels CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>91</sup>. <sup>91</sup> https://git.fd.io/csit/tree/tests/vpp/perf/ip4\_tunnels?h=rls2101\_1 #### 3n-skx-xxv710 ## 64b-2t1c-ip4tunnel-base-avf # 64b-2t1c-ip4tunnel-base-dpdk #### 3n-tsh-x520 ## 64b-1t1c-ip4tunnel-base-scale-ixgbe # 2.5.6 NAT44 IPv4 Routing CSIT source code for the test cases used for plots can be found in CSIT git repository $^{92}$ . <sup>92</sup> https://git.fd.io/csit/tree/tests/vpp/perf/ip4?h=rls2101\_1 #### 2n-skx-xxv710 ## 64b-2t1c-ethip4udp-nat44det-avf # 64b-2t1c-ethip4udp-nat44ed-avf #### 2n-clx-xxv710 ## 64b-2t1c-ethip4udp-nat44det-avf # 64b-2t1c-ethip4udp-nat44ed-avf #### 2n-zn2-xxv710 ## 64b-2t1c-ethip4udp-nat44det-avf ## 2.5.7 KVM VMs vhost-user CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>93</sup>. <sup>93</sup> https://git.fd.io/csit/tree/tests/vpp/perf/vm\_vhost?h=rls2101\_1 #### 2n-skx-xxv710 ## 64b-2t1c-vhost-base-avf-testpmd # 64b-2t1c-vhost-base-dpdk-testpmd # 64b-2t1c-vhost-base-avf-vpp # 64b-2t1c-vhost-base-dpdk-vpp Chapter 2. VPP Performance #### 3n-skx-xxv710 ## 64b-2t1c-vhost-base-avf-testpmd # 64b-2t1c-vhost-base-dpdk-testpmd $\textbf{Latency:} \ avf-ethip 4 vxlan-l 2 bd basemac lrn-eth-2 vhost vr 1024-1 vm-vpp l 2 xc$ ## 64b-2t1c-vhost-base-avf-vpp #### 2n-clx-xxv710 ## 64b-2t1c-vhost-base-avf-testpmd # 64b-2t1c-vhost-base-dpdk-testpmd # 64b-2t1c-vhost-base-avf-vpp # 64b-2t1c-vhost-base-dpdk-vpp #### 2n-clx-cx556a ## 64b-2t1c-vhost-base-rdma-testpmd ## 64b-2t1c-vhost-base-rdma-vpp #### 2n-zn2-xxv710 ## 64b-2t1c-vhost-base-avf-testpmd # 64b-2t1c-vhost-base-dpdk-testpmd ## 64b-2t1c-vhost-base-avf-vpp # 64b-2t1c-vhost-base-dpdk-vpp #### 3n-tsh-x520 ## 64b-1t1c-vhost-base-ixgbe # 2.5.8 LXC/DRC Container Memif CSIT source code for the test cases used for plots can be found in CSIT git repository<sup>94</sup>. <sup>94</sup> https://git.fd.io/csit/tree/tests/vpp/perf/container\_memif?h=rls2101\_1 #### 2n-skx-xxv710 ## 64b-2t1c-memif-base-avf ## 64b-2t1c-memif-base-dpdk #### 3n-skx-xxv710 ## 64b-2t1c-memif-base-dpdk #### 2n-clx-xxv710 ## 64b-2t1c-memif-base-avf ## 64b-2t1c-memif-base-dpdk #### 2n-clx-cx556a ## 64b-2t1c-memif-base-rdma #### 2n-zn2-xxv710 ## 64b-2t1c-memif-base-avf # 64b-2t1c-memif-base-dpdk #### 3n-tsh-x520 ## 64b-1t1c-memif-base-ixgbe # 2.5.9 IPSec IPv4 Routing CSIT source code for the test cases used for plots can be found in CSIT git repository $^{95}$ . <sup>95</sup> https://git.fd.io/csit/tree/tests/vpp/perf/crypto?h=rls2101\_1 #### 3n-skx-xxv710 # 1518b-2t1c-ipsec-ip4routing-base-scale-sw-avf No-load.Low-load, 10% PDR.Mid-load, 50% PDR.High-load, 90% PDR. # 1518b-2t1c-ipsec-ip4routing-base-scale-sw-dpdk 2.5. Packet Latency 935 ### 3n-tsh-x520 # 1518b-1t1c-ipsec-ip4routing-base-scale-sw-ixgbe 2.5. Packet Latency 937 # 2.6 Comparisons #### 2.6.1 Current vs Previous Release Relative comparison of VPP packet throughput (NDR, PDR and MRR) between VPP-21.01.1 release and VPP-21.01 release (measured for CSIT-2101.1 and CSIT-2101 respectively) is calculated from results of tests running on 2-node Intel Xeon Skylake (2n-skx), 3-node Intel Xeon Skylake (3n-skx), 2-node Intel Atom Denverton (2n-dnv), 3-node Intel Atom Denverton (3n-dnv), 3-node Arm TaiShan (3n-tsh) testbeds, in 1-core, 2-core and 4-core (MRR only) configurations. Listed mean and standard deviation values are computed based on a series of the same tests executed against respective VPP releases to verify test results repeatability, with percentage change calculated for mean values. Note that the standard deviation is quite high for a small number of packet throughput tests, what indicates poor test results repeatability and makes the relative change of mean throughput value not fully representative for these tests. The root causes behind poor results repeatability vary between the test cases. #### Note: Test results are stored in - build logs from FD.io vpp performance job 2n-skx<sup>96</sup>, - build logs from FD.io vpp performance job 3n-skx<sup>97</sup>, - build logs from FD.io vpp performance job 2n-clx<sup>98</sup>, - build logs from FD.io vpp performance job 2n-zn2<sup>99</sup> - build logs from FD.io vpp performance job 2n-dnv<sup>100</sup>, - build logs from FD.io vpp performance job 3n-dnv<sup>101</sup>, - build logs from FD.io vpp performance job 3n-tsh<sup>102</sup>, - build logs from FD.io vpp performance job 2n-tx2<sup>103</sup> with RF result files csit-vpp-perf-2101\_1-\*.zip archived here. #### 2n-skx #### **NDR Comparison** Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c NDR comparison - HTML 4t2c NDR comparison - ASCII 2t1c NDR comparison - ASCII 4t2c NDR comparison - CSV 2t1c NDR comparison - CSV 4t2c NDR comparison <sup>&</sup>lt;sup>96</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-skx $<sup>^{97}\</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-3n-skx$ <sup>98</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101 1-2n-clx $<sup>^{99}\</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-zn2$ <sup>100</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-dnv $<sup>^{101}\</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-3n-dnv$ <sup>102</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-3n-tsh $<sup>^{103}\</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-tx2$ #### **PDR Comparison** #### Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c PDR comparison - HTML 4t2c PDR comparison - ASCII 2t1c PDR comparison - ASCII 4t2c PDR comparison - CSV 2t1c PDR comparison - CSV 4t2c PDR comparison ### **MRR Comparison** ### Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c MRR comparison - HTML 4t2c MRR comparison - HTML 8t4c MRR comparison - ASCII 2t1c MRR comparison - ASCII 4t2c MRR comparison - ASCII 8t4c MRR comparison - CSV 2t1c MRR comparison - CSV 4t2c MRR comparison - CSV 8t4c MRR comparison ### **Latency Comparison** - HTML 2t1c PDR50, direction1, average value comparison - HTML 2t1c PDR90, direction1, average value comparison - HTML 2t1c PDR90, direction1, max value comparison - ASCII 2t1c PDR50, direction1, average value comparison - ASCII 2t1c PDR90, direction1, average value comparison - ASCII 2t1c PDR90, direction1, max value comparison - CSV 2t1c PDR50, direction1, average value comparison - CSV 2t1c PDR90, direction1, average value comparison - CSV 2t1c PDR90, direction1, max value comparison #### 3n-skx ### **NDR Comparison** # Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c NDR comparison - HTML 4t2c NDR comparison - ASCII 2t1c NDR comparison - ASCII 4t2c NDR comparison - CSV 2t1c NDR comparison - CSV 4t2c NDR comparison ### **PDR Comparison** # Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c PDR comparison - HTML 4t2c PDR comparison - ASCII 2t1c PDR comparison - ASCII 4t2c PDR comparison - CSV 2t1c PDR comparison - CSV 4t2c PDR comparison #### **MRR Comparison** # Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c MRR comparison - HTML 4t2c MRR comparison - HTML 8t4c MRR comparison - ASCII 2t1c MRR comparison - ASCII 4t2c MRR comparison - ASCII 8t4c MRR comparison - CSV 2t1c MRR comparison - CSV 4t2c MRR comparison - CSV 8t4c MRR comparison ### **Latency Comparison** #### Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c PDR50, direction1, average value comparison - HTML 2t1c PDR90, direction1, average value comparison - HTML 2t1c PDR90, direction1, max value comparison - ASCII 2t1c PDR50, direction1, average value comparison - ASCII 2t1c PDR90, direction1, average value comparison - ASCII 2t1c PDR90, direction1, max value comparison - CSV 2t1c PDR50, direction1, average value comparison - CSV 2t1c PDR90, direction1, average value comparison - CSV 2t1c PDR90, direction1, max value comparison ### 2n-clx-xxv710 #### **NDR Comparison** # Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c NDR comparison - HTML 4t2c NDR comparison - ASCII 2t1c NDR comparison - ASCII 4t2c NDR comparison - CSV 2t1c NDR comparison - CSV 4t2c NDR comparison #### **PDR Comparison** - HTML 2t1c PDR comparison - HTML 4t2c PDR comparison - ASCII 2t1c PDR comparison - ASCII 4t2c PDR comparison - CSV 2t1c PDR comparison - CSV 4t2c PDR comparison #### Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c MRR comparison - HTML 4t2c MRR comparison - HTML 8t4c MRR comparison - ASCII 2t1c MRR comparison - ASCII 4t2c MRR comparison - ASCII 8t4c MRR comparison - CSV 2t1c MRR comparison - CSV 4t2c MRR comparison - CSV 8t4c MRR comparison ### **Latency Comparison** #### Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c PDR50, direction1, average value comparison - HTML 2t1c PDR90, direction1, average value comparison - HTML 2t1c PDR90, direction1, max value comparison - ASCII 2t1c PDR50, direction1, average value comparison - ASCII 2t1c PDR90, direction1, average value comparison - ASCII 2t1c PDR90, direction1, max value comparison - CSV 2t1c PDR50, direction1, average value comparison - CSV 2t1c PDR90, direction1, average value comparison - CSV 2t1c PDR90, direction1, max value comparison #### 2n-clx-cx556a ### **NDR Comparison** ### Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c NDR comparison - HTML 4t2c NDR comparison - ASCII 2t1c NDR comparison - ASCII 4t2c NDR comparison - CSV 2t1c NDR comparison - CSV 4t2c NDR comparison #### **PDR Comparison** #### Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c PDR comparison - HTML 4t2c PDR comparison - ASCII 2t1c PDR comparison - ASCII 4t2c PDR comparison - CSV 2t1c PDR comparison - CSV 4t2c PDR comparison ### **MRR Comparison** ### Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c MRR comparison - HTML 4t2c MRR comparison - HTML 8t4c MRR comparison - ASCII 2t1c MRR comparison - ASCII 4t2c MRR comparison - ASCII 8t4c MRR comparison - CSV 2t1c MRR comparison - CSV 4t2c MRR comparison - CSV 8t4c MRR comparison ### **Latency Comparison** - HTML 2t1c PDR50, direction1, average value comparison - HTML 2t1c PDR90, direction1, average value comparison - HTML 2t1c PDR90, direction1, max value comparison - ASCII 2t1c PDR50, direction1, average value comparison - ASCII 2t1c PDR90, direction1, average value comparison - ASCII 2t1c PDR90, direction1, max value comparison - CSV 2t1c PDR50, direction1, average value comparison - CSV 2t1c PDR90, direction1, average value comparison - CSV 2t1c PDR90, direction1, max value comparison #### 2n-zn2-xxv710 ### **NDR Comparison** # Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c NDR comparison - HTML 4t2c NDR comparison - ASCII 2t1c NDR comparison - ASCII 4t2c NDR comparison - CSV 2t1c NDR comparison - CSV 4t2c NDR comparison ### **PDR Comparison** # Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c PDR comparison - HTML 4t2c PDR comparison - ASCII 2t1c PDR comparison - ASCII 4t2c PDR comparison - CSV 2t1c PDR comparison - CSV 4t2c PDR comparison #### **MRR Comparison** # Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c MRR comparison - HTML 4t2c MRR comparison - HTML 8t4c MRR comparison - ASCII 2t1c MRR comparison - ASCII 4t2c MRR comparison - ASCII 8t4c MRR comparison - CSV 2t1c MRR comparison - CSV 4t2c MRR comparison - CSV 8t4c MRR comparison ### **Latency Comparison** #### Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c PDR50, direction1, average value comparison - HTML 2t1c PDR90, direction1, average value comparison - HTML 2t1c PDR90, direction1, max value comparison - ASCII 2t1c PDR50, direction1, average value comparison - ASCII 2t1c PDR90, direction1, average value comparison - ASCII 2t1c PDR90, direction1, max value comparison - CSV 2t1c PDR50, direction1, average value comparison - CSV 2t1c PDR90, direction1, average value comparison - CSV 2t1c PDR90, direction1, max value comparison #### 2n-dnv #### **NDR Comparison** # Comparison tables in HTML, ASCII and CSV formats: - HTML 1t1c NDR comparison - HTML 2t2c NDR comparison - ASCII 1t1c NDR comparison - ASCII 2t2c NDR comparison - CSV 1t1c NDR comparison - CSV 2t2c NDR comparison #### **PDR Comparison** 946 - HTML 1t1c PDR comparison - HTML 2t2c PDR comparison - ASCII 1t1c PDR comparison - ASCII 2t2c PDR comparison - CSV 1t1c PDR comparison - CSV 2t2c PDR comparison # Comparison tables in HTML, ASCII and CSV formats: - HTML 1t1c MRR comparison - HTML 2t2c MRR comparison - HTML 4t4c MRR comparison - ASCII 1t1c MRR comparison - ASCII 2t2c MRR comparison - ASCII 4t4c MRR comparison - CSV 1t1c MRR comparison - CSV 2t2c MRR comparison - CSV 4t4c MRR comparison ### 3n-dnv ### **NDR Comparison** ### Comparison tables in HTML, ASCII and CSV formats: - HTML 1t1c NDR comparison - HTML 2t2c NDR comparison - ASCII 1t1c NDR comparison - ASCII 2t2c NDR comparison - CSV 1t1c NDR comparison - CSV 2t2c NDR comparison # **PDR Comparison** # Comparison tables in HTML, ASCII and CSV formats: - HTML 1t1c PDR comparison - HTML 2t2c PDR comparison - ASCII 1t1c PDR comparison - ASCII 2t2c PDR comparison - CSV 1t1c PDR comparison - CSV 2t2c PDR comparison # Comparison tables in HTML, ASCII and CSV formats: - HTML 1t1c MRR comparison - HTML 2t2c MRR comparison - HTML 4t4c MRR comparison - ASCII 1t1c MRR comparison - ASCII 2t2c MRR comparison - ASCII 4t4c MRR comparison - CSV 1t1c MRR comparison - CSV 2t2c MRR comparison - CSV 4t4c MRR comparison ### 3n-tsh ### **NDR Comparison** # Comparison tables in HTML, ASCII and CSV formats: - HTML 1t1c NDR comparison - HTML 2t2c NDR comparison - ASCII 1t1c NDR comparison - ASCII 2t2c NDR comparison - CSV 1t1c NDR comparison - CSV 2t2c NDR comparison #### **PDR Comparison** - HTML 1t1c PDR comparison - HTML 2t2c PDR comparison - ASCII 1t1c PDR comparison - ASCII 2t2c PDR comparison - CSV 1t1c PDR comparison - CSV 2t2c PDR comparison #### Comparison tables in HTML, ASCII and CSV formats: - HTML 1t1c MRR comparison - HTML 2t2c MRR comparison - HTML 4t4c MRR comparison - ASCII 1t1c MRR comparison - ASCII 2t2c MRR comparison - ASCII 4t4c MRR comparison - CSV 1t1c MRR comparison - CSV 2t2c MRR comparison - CSV 4t4c MRR comparison ### **Latency Comparison** ## Comparison tables in HTML, ASCII and CSV formats: - HTML 1t1c PDR50, direction1, average value comparison - HTML 1t1c PDR90, direction1, average value comparison - HTML 1t1c PDR90, direction1, max value comparison - ASCII 1t1c PDR50, direction1, average value comparison - ASCII 1t1c PDR90, direction1, average value comparison - ASCII 1t1c PDR90, direction1, max value comparison - CSV 1t1c PDR50, direction1, average value comparison - CSV 1t1c PDR90, direction1, average value comparison - CSV 1t1c PDR90, direction1, max value comparison #### 2n-tx2 ### **NDR Comparison** ### Comparison tables in HTML, ASCII and CSV formats: - HTML 1t1c NDR comparison - HTML 2t2c NDR comparison - ASCII 1t1c NDR comparison - ASCII 2t2c NDR comparison - CSV 1t1c NDR comparison - CSV 2t2c NDR comparison #### **PDR Comparison** #### Comparison tables in HTML, ASCII and CSV formats: - HTML 1t1c PDR comparison - HTML 2t2c PDR comparison - ASCII 1t1c PDR comparison - ASCII 2t2c PDR comparison - CSV 1t1c PDR comparison - CSV 2t2c PDR comparison ### **MRR Comparison** ### Comparison tables in HTML, ASCII and CSV formats: - HTML 1t1c MRR comparison - HTML 2t2c MRR comparison - HTML 4t4c MRR comparison - ASCII 1t1c MRR comparison - ASCII 2t2c MRR comparison - ASCII 4t4c MRR comparison - CSV 1t1c MRR comparison - CSV 2t2c MRR comparison - CSV 4t4c MRR comparison ### **Latency Comparison** - HTML 1t1c PDR50, direction1, average value comparison - HTML 1t1c PDR90, direction1, average value comparison - HTML 1t1c PDR90, direction1, max value comparison - ASCII 1t1c PDR50, direction1, average value comparison - ASCII 1t1c PDR90, direction1, average value comparison - ASCII 1t1c PDR90, direction1, max value comparison - CSV 1t1c PDR50, direction1, average value comparison - CSV 1t1c PDR90, direction1, average value comparison - CSV 1t1c PDR90, direction1, max value comparison ### 2.6.2 2n-Skx vs 2n-Clx Testbeds Relative comparison of VPP-21.01.1 release packet throughput (NDR, PDR and MRR) is calculated for the same tests executed on 2-Node Skylake (2n- skx) and 2-Node Cascade Lake (2n-clx) physical testbed types, in 1-core, 2-core and 4-core configurations. **Note:** Test results are stored in build logs from FD.io vpp performance job 2n-skx<sup>104</sup> and build logs from FD.io vpp performance job 2n-clx<sup>105</sup> with RF result files csit-vpp-perf-2101\_1-\*.zip archived here. ### **NDR Comparison** Comparison tables in HTML, ASCII and CSV formats: - HTML 1c NDR comparison - HTML 2c NDR comparison - ASCII 1c NDR comparison - ASCII 2c NDR comparison - CSV 1c NDR comparison - CSV 2c NDR comparison # **PDR Comparison** Comparison tables in HTML, ASCII and CSV formats: - HTML 1c PDR comparison - HTML 2c PDR comparison - ASCII 1c PDR comparison - ASCII 2c PDR comparison - CSV 1c PDR comparison - CSV 2c PDR comparison ### **MRR Comparison** Comparison tables in HTML, ASCII and CSV formats: - HTML 1c MRR comparison - HTML 2c MRR comparison - HTML 4c MRR comparison - ASCII 1c MRR comparison - ASCII 2c MRR comparison - ASCII 4c MRR comparison - CSV 1c MRR comparison - CSV 2c MRR comparison - CSV 4c MRR comparison <sup>&</sup>lt;sup>104</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-skx $<sup>^{105} \</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-clx$ ### 2.6.3 3n-Skx vs 2n-Skx Testbeds Relative comparison of VPP-21.01.1 release packet throughput (NDR, PDR and MRR) is calculated for the same tests executed on 3-Node Skylake (3n- skx) and 2-Node Skylake (2n-skx) physical testbed types, in 1-core, 2-core and 4-core configurations. **Note:** Test results are stored in build logs from FD.io vpp performance job 3n-skx<sup>106</sup> and build logs from FD.io vpp performance job 2n-skx<sup>107</sup> with RF result files csit-vpp-perf-2101\_1-\*.zip archived here. ### **NDR Comparison** Comparison tables in HTML, ASCII and CSV formats: - HTML 1c NDR comparison - HTML 2c NDR comparison - ASCII 1c NDR comparison - ASCII 2c NDR comparison - CSV 1c NDR comparison - CSV 2c NDR comparison # **PDR Comparison** Comparison tables in HTML, ASCII and CSV formats: - HTML 1c PDR comparison - HTML 2c PDR comparison - ASCII 1c PDR comparison - ASCII 2c PDR comparison - CSV 1c PDR comparison - CSV 2c PDR comparison ### **MRR Comparison** - HTML 1c MRR comparison - HTML 2c MRR comparison - HTML 4c MRR comparison - ASCII 1c MRR comparison - ASCII 2c MRR comparison - ASCII 4c MRR comparison - CSV 1c MRR comparison - CSV 2c MRR comparison - CSV 4c MRR comparison <sup>&</sup>lt;sup>106</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-3n-skx $<sup>^{107}\</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-skx$ # 2.6.4 NICs Comparison Relative comparison of VPP packet throughput (NDR, PDR and MRR) between NICs (measured for csit-release) is calculated from results of tests running on 3n-skx, 2n-skx testbeds. Listed mean and standard deviation values are computed based on a series of the same tests executed against respective VPP releases to verify test results repeatability, with percentage change calculated for mean values. Note that the standard deviation is quite high for a small number of packet throughput tests, what indicates poor test results repeatability and makes the relative change of mean throughput value not fully representative for these tests. The root causes behind poor results repeatability vary between the test cases. Note: Test results are stored in - build logs from FD.io vpp performance job 3n-skx<sup>108</sup>, - build logs from FD.io vpp performance job 2n-skx<sup>109</sup> with RF result files csit-vpp-perf-2101\_1-\*.zip archived here. #### 3n-skx ## **NDR Comparison** Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c NDR Intel-x710 and Intel-xxv710 comparison - HTML 4t2c NDR Intel-x710 and Intel-xxv710 comparison - ASCII 2t1c NDR Intel-x710 and Intel-xxv710 comparison - ASCII 4t2c NDR Intel-x710 and Intel-xxv710 comparison - CSV 2t1c NDR Intel-x710 and Intel-xxv710 comparison - CSV 4t2c NDR Intel-x710 and Intel-xxv710 comparison ### **PDR Comparison** Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c PDR Intel-x710 and Intel-xxv710 comparison - HTML 4t2c PDR Intel-x710 and Intel-xxv710 comparison - ASCII 2t1c PDR Intel-x710 and Intel-xxv710 comparison - ASCII 4t2c PDR Intel-x710 and Intel-xxv710 comparison - CSV 2t1c PDR Intel-x710 and Intel-xxv710 comparison - CSV 4t2c PDR Intel-x710 and Intel-xxv710 comparison <sup>108</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101 1-3n-skx $<sup>^{109}\</sup> https://logs.fd.io/production/vex-yul-rot-jenkins-1/csit-vpp-perf-report-iterative-2101\_1-2n-skx$ ## Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c MRR Intel-x710 and Intel-xxv710 comparison - HTML 4t2c MRR Intel-x710 and Intel-xxv710 comparison - HTML 8t4c MRR Intel-x710 and Intel-xxv710 comparison - ASCII 2t1c MRR Intel-x710 and Intel-xxv710 comparison - ASCII 4t2c MRR Intel-x710 and Intel-xxv710 comparison - ASCII 8t4c MRR Intel-x710 and Intel-xxv710 comparison - CSV 2t1c MRR Intel-x710 and Intel-xxv710 comparison - CSV 4t2c MRR Intel-x710 and Intel-xxv710 comparison - CSV 8t4c MRR Intel-x710 and Intel-xxv710 comparison ### 2n-skx # **NDR Comparison** ### Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c NDR Intel-x710 and Intel-xxv710 comparison - HTML 4t2c NDR Intel-x710 and Intel-xxv710 comparison - ASCII 2t1c NDR Intel-x710 and Intel-xxv710 comparison - ASCII 4t2c NDR Intel-x710 and Intel-xxv710 comparison - CSV 2t1c NDR Intel-x710 and Intel-xxv710 comparison - CSV 4t2c NDR Intel-x710 and Intel-xxv710 comparison # **PDR Comparison** - HTML 2t1c PDR Intel-x710 and Intel-xxv710 comparison - HTML 4t2c PDR Intel-x710 and Intel-xxv710 comparison - ASCII 2t1c PDR Intel-x710 and Intel-xxv710 comparison - ASCII 4t2c PDR Intel-x710 and Intel-xxv710 comparison - CSV 2t1c PDR Intel-x710 and Intel-xxv710 comparison - CSV 4t2c PDR Intel-x710 and Intel-xxv710 comparison Comparison tables in HTML, ASCII and CSV formats: - HTML 2t1c MRR Intel-x710 and Intel-xxv710 comparison - HTML 4t2c MRR Intel-x710 and Intel-xxv710 comparison - HTML 8t4c MRR Intel-x710 and Intel-xxv710 comparison - ASCII 2t1c MRR Intel-x710 and Intel-xxv710 comparison - ASCII 4t2c MRR Intel-x710 and Intel-xxv710 comparison - ASCII 8t4c MRR Intel-x710 and Intel-xxv710 comparison - CSV 2t1c MRR Intel-x710 and Intel-xxv710 comparison - CSV 4t2c MRR Intel-x710 and Intel-xxv710 comparison - CSV 8t4c MRR Intel-x710 and Intel-xxv710 comparison # 2.7 Throughput Trending In addition to reporting throughput comparison between VPP releases, CSIT provides continuous performance trending for VPP master branch: - 1. Performance Dashboard<sup>110</sup>: per VPP test case throughput trend, trend compliance and summary of detected anomalies. - 2. Trending Methodology<sup>111</sup>: throughput test metrics, trend calculations and anomaly classification (progression, regression). - 3. VPP Trendline Graphs<sup>112</sup>: per VPP build MRR throughput measurements against the trendline with anomaly highlights and associated CSIT test jobs. <sup>&</sup>lt;sup>110</sup> https://docs.fd.io/csit/master/trending/introduction/index.html $<sup>^{111}~\</sup>text{https://docs.fd.io/csit/master/trending/methodology/index.html}$ <sup>112</sup> https://docs.fd.io/csit/master/trending/trending/index.html # 2.8 Test Environment # 2.8.1 Environment Versioning CSIT test environment versioning has been introduced to track modifications of the test environment. Any benchmark anomalies (progressions, regressions) between releases of a DUT application (e.g. VPP, DPDK), are determined by testing it in the same test environment, to avoid test environment changes clouding the picture. A mirror approach is introduced to determine benchmarking anomalies due to the test environment change. This is achieved by testing the same DUT application version between releases of CSIT test system. This works under the assumption that the behaviour of the DUT is deterministic under the test conditions. CSIT test environment versioning scheme ensures integrity of all the test system components, including their HW revisions, compiled SW code versions and SW source code, within a specific CSIT version. Components included in the CSIT environment versioning include: - HW Server hardware firmware and BIOS (motherboard, processor, NIC(s), accelerator card(s)), tracked in CSIT branch in ./docs/lab/<server\_platform\_name>\_hw\_bios\_cfg.md, e.g. Xeon Sky-lake servers<sup>113</sup>. - **Linux** Server Linux OS version and configuration, tracked in CSIT Reports in SUT Settings<sup>114</sup> and Pre-Test Server Calibration<sup>115</sup>. - TRex TRex Traffic Generator version, drivers and configuration tracked in TG Settings 116. - CSIT CSIT framework code tracked in CSIT release branches. Following is the list of CSIT versions to date: - Ver. 1 associated with CSIT rls1908 branch (HW<sup>117</sup>, Linux<sup>118</sup>, TRex<sup>119</sup>, CSIT<sup>120</sup>). - Ver. 2 associated with CSIT rls2001 branch (HW121, Linux122, TRex123, CSIT124). - Ver. 4 associated with CSIT rls2005 branch (HW<sup>125</sup>, Linux<sup>126</sup>, TRex<sup>127</sup>, CSIT<sup>128</sup>). - Ver. 5 associated with CSIT rls2009 branch (HW<sup>129</sup>, Linux<sup>130</sup>, TRex<sup>131</sup>, CSIT<sup>132</sup>). - The main change is TRex data-plane core resource adjustments: increase from 7 to 8 cores and pinning cores to interfaces<sup>133</sup> for better TRex performance with symmetric traffic profiles. ``` 113 https://git.fd.io/csit/tree/docs/lab/testbeds_sm_skx_hw_bios_cfg.md#n556 ``` <sup>114</sup> https://docs.fd.io/csit/master/report/vpp\_performance\_tests/test\_environment.html#sut-settings-linux <sup>115</sup> https://docs.fd.io/csit/master/report/vpp\_performance\_tests/test\_environment.html#pre-test-server-calibration <sup>116</sup> https://docs.fd.io/csit/master/report/vpp\_performance\_tests/test\_environment.html#tg-settings-trex <sup>117</sup> https://git.fd.io/csit/tree/docs/lab?h=rls1908 <sup>118</sup> https://docs.fd.io/csit/rls1908/report/vpp\_performance\_tests/test\_environment.html#sut-settings-linux <sup>119</sup> https://docs.fd.io/csit/rls1908/report/vpp\_performance\_tests/test\_environment.html#tg-settings-trex <sup>120</sup> https://git.fd.io/csit/tree/?h=rls1908 <sup>121</sup> https://git.fd.io/csit/tree/docs/lab?h=rls2001 <sup>122</sup> https://docs.fd.io/csit/rls2001/report/vpp\_performance\_tests/test\_environment.html#sut-settings-linux <sup>123</sup> https://docs.fd.io/csit/rls2001/report/vpp\_performance\_tests/test\_environment.html#tg-settings-trex <sup>124</sup> https://git.fd.io/csit/tree/?h=rls2001 <sup>125</sup> https://git.fd.io/csit/tree/docs/lab?h=rls2005 $<sup>^{126}\</sup> https://docs.fd.io/csit/rls2005/report/vpp\_performance\_tests/test\_environment.html \# sut-settings-linux$ $<sup>^{127}\</sup> https://docs.fd.io/csit/rls2005/report/vpp\_performance\_tests/test\_environment.html\#tg-settings-trex$ <sup>128</sup> https://git.fd.io/csit/tree/?h=rls2005 <sup>129</sup> https://git.fd.io/csit/tree/docs/lab?h=rls2009 <sup>&</sup>lt;sup>130</sup> https://docs.fd.io/csit/rls2009/report/vpp\_performance\_tests/test\_environment.html#sut-settings-linux $<sup>^{131}\</sup> https://docs.fd.io/csit/rls2009/report/vpp\_performance\_tests/test\_environment.html\#tg-settings-trex$ <sup>132</sup> https://git.fd.io/csit/tree/?h=rls2009 <sup>133</sup> https://gerrit.fd.io/r/c/csit/+/28184 - Ver. 6 associated with CSIT rls2101 branch (HW<sup>134</sup>, Linux<sup>135</sup>, TRex<sup>136</sup>, CSIT<sup>137</sup>). - The main change is TRex version upgrade: increase from 2.82 to 2.86<sup>138</sup>. - Ver. 7 associated with CSIT rls2106 branch (HW<sup>139</sup>, Linux<sup>140</sup>, TRex<sup>141</sup>, CSIT<sup>142</sup>). - TRex version upgrade: increase from 2.86 to 2.88<sup>143</sup>. - Ubuntu upgrade: upgrade from 18.04 LTS to 20.04.2 LTS<sup>144</sup>. To identify performance changes due to VPP code development between previous and current VPP release version, both have been tested in CSIT environment of latest version and compared against each other. All substantial progressions and regressions have been marked up with RCA analysis. See *Comparisons* (page 939) and *Known Issues* (page 67). # 2.8.2 Physical Testbeds FD.io CSIT performance tests are executed in physical testbeds hosted by LF for FD.io project. Two physical testbed topology types are used: - **3-Node Topology**: Consisting of two servers acting as SUTs (Systems Under Test) and one server as TG (Traffic Generator), all connected in ring topology. - **2-Node Topology**: Consisting of one server acting as SUTs and one server as TG both connected in ring topology. Tested SUT servers are based on a range of processors including Intel Intel Xeon Skylake-SP, Intel Xeon Cascade Lake-SP, Arm, Intel Atom. More detailed description is provided in *Performance Physical Testbeds* (page 3). Tested logical topologies are described in *Logical Topologies* (page 58). # 2.8.3 Server Specifications Complete technical specifications of compute servers used in CSIT physical testbeds are maintained in FD.io CSIT repository: FD.io CSIT testbeds - Xeon Cascade Lake<sup>145</sup>, FD.io CSIT testbeds - Xeon Skylake, Arm. Atom<sup>146</sup>. ### 2.8.4 SUT Settings - Linux System provisioning is done by combination of PXE boot unattented install and Ansible<sup>147</sup> described in CSIT Testbed Setup<sup>148</sup>. ``` 134 https://git.fd.io/csit/tree/docs/lab?h=rls2101 ``` 2.8. Test Environment 957 $<sup>^{135}\</sup> https://docs.fd.io/csit/rls2101/report/vpp\_performance\_tests/test\_environment.html \# sut-settings-linux$ $<sup>^{136}\</sup> https://docs.fd.io/csit/rls2101/report/vpp\_performance\_tests/test\_environment.html\#tg-settings-trex$ <sup>137</sup> https://git.fd.io/csit/tree/?h=rls2101 <sup>138</sup> https://gerrit.fd.io/r/c/csit/+/29980 <sup>139</sup> https://git.fd.io/csit/tree/docs/lab?h=rls2106 $<sup>^{140}\</sup> https://docs.fd.io/csit/rls2106/report/vpp\_performance\_tests/test\_environment.html \# sut-settings-linux$ <sup>&</sup>lt;sup>141</sup> https://docs.fd.io/csit/rls2106/report/vpp\_performance\_tests/test\_environment.html#tg-settings-trex <sup>142</sup> https://git.fd.io/csit/tree/?h=rls2106 <sup>143</sup> https://gerrit.fd.io/r/c/csit/+/31652 <sup>144</sup> https://gerrit.fd.io/r/c/csit/+/31290 $<sup>^{145}\</sup> https://git.fd.io/csit/tree/docs/lab/testbeds\_sm\_clx\_hw\_bios\_cfg.md?h=rls2101.1$ <sup>146</sup> https://git.fd.io/csit/tree/docs/lab/testbeds\_sm\_skx\_hw\_bios\_cfg.md?h=rls2101.1 <sup>147</sup> https://www.ansible.com <sup>148</sup> https://git.fd.io/csit/tree/fdio.infra.ansible?h=rls2101.1 #### **Linux Boot Parameters** - isolcpus=<cpu number>-<cpu number> used for all cpu cores apart from first core of each socket used for running VPP worker threads and Qemu/LXC processes https://www.kernel.org/doc/Documentation/admin-guide/kernel-parameters.txt - intel\_pstate=disable [X86] Do not enable intel\_pstate as the default scaling driver for the supported processors. Intel P-State driver decide what P-state (CPU core power state) to use based on requesting policy from the cpufreq core. [X86 Either 32-bit or 64-bit x86] https://www.kernel.org/doc/Documentation/cpu-freq/intel-pstate.txt - nohz\_full=<cpu number>--cpu number> [KNL,BOOT] In kernels built with CON-FIG\_NO\_HZ\_FULL=y, set the specified list of CPUs whose tick will be stopped whenever possible. The boot CPU will be forced outside the range to maintain the timekeeping. The CPUs in this range must also be included in the rcu\_nocbs= set. Specifies the adaptive-ticks CPU cores, causing kernel to avoid sending scheduling-clock interrupts to listed cores as long as they have a single runnable task. [KNL Is a kernel start-up parameter, SMP The kernel is an SMP kernel]. https://www.kernel.org/doc/Documentation/timers/NO HZ.txt - rcu\_nocbs [KNL] In kernels built with CONFIG\_RCU\_NOCB\_CPU=y, set the specified list of CPUs to be no-callback CPUs, that never queue RCU callbacks (read-copy update). https://www.kernel.org/doc/Documentation/admin-guide/kernel-parameters.txt - numa\_balancing=disable [KNL,X86] Disable automatic NUMA balancing. - intel iommu=enable [DMAR] Enable Intel IOMMU driver (DMAR) option. - iommu=on, iommu=pt [x86, IA-64] Disable IOMMU bypass, using IOMMU for PCI devices. - nmi\_watchdog=0 [KNL,BUGS=X86] Debugging features for SMP kernels. Turn hardlockup detector in nmi\_watchdog off. - nosoftlockup [KNL] Disable the soft-lockup detector. - tsc=reliable Disable clocksource stability checks for TSC. [x86] reliable: mark tsc clocksource as reliable, this disables clocksource verification at runtime, as well as the stability checks done at bootup. Used to enable high-resolution timer mode on older hardware, and in virtualized environment. - hpet=disable [X86-32,HPET] Disable HPET and use PIT instead. ### **Hugepages Configuration** Huge pages are managed via sysctl configuration located in /etc/sysctl.d/90-csit.conf on each testbed. Default huge page size is 2M. The exact amount of huge pages depends on testbed. All the values are defined in Ansible inventory - hosts files. # 2.8.5 DUT Settings - VPP #### **VPP Version** VPP-21.01.1 release #### **VPP Compile Parameters** FD.io VPP compile job<sup>149</sup> #### **VPP Install Parameters** ``` $ dpkg -i --force-all *vpp* ``` ### **VPP Startup Configuration** VPP startup configuration vary per test case, with different settings for \$\$CORELIST\_WORKERS, \$\$NUM\_RX\_QUEUES, \$\$UIO\_DRIVER, and \$\$NO\_MULTI\_SEG parameter. List of plugins to enable is driven by test requirements. Default template is provided below: ``` ip { heap-size 4G } statseg { size 4G per-node-counters on unix { cli-listen /run/vpp/cli.sock log /tmp/vpe.log nodaemon full-coredump socksvr { socket-name /run/vpp/api.sock } ip6 heap-size 4G hash-buckets 2000000 heapsize 4G plugins plugin default disable plugin <$$test_requirement>_plugin.so enable } } cpu corelist-workers $$CORELIST_WORKERS main-core 1 buffers { ``` (continues on next page) 2.8. Test Environment 959 <sup>149</sup> https://jenkins.fd.io/view/vpp/job/vpp-merge-2101\_1-ubuntu2004-x86\_64/ ``` buffers-per-numa 215040 } # Below: in case of dpdk based drivers (vfio-pci) only dpdk { uio-driver $$UIO_DRIVER $$NO_MULTI_SEG log-level debug dev default { num-rx-queues $$NUM_RX_QUEUES } no-tx-checksum-offload dev $$DEV_1 dev $$DEV_2 } ``` Description of VPP startup settings used in CSIT is provided in Test Methodology (page 18). # 2.8.6 TG Settings - TRex #### **TG Version** TRex v2.88 ### **DPDK Version** **DPDK v19.05** #### **TG** Installation T-Rex installation is managed via Ansible role. ### **TG Startup Configuration** ``` $ sudo -E -S sh -c 'cat << EOF > /etc/trex_cfg.yaml - version: 2 c: 8 limit_memory: 8192 interfaces: ["${pci1}","${pci2}"] port_info: - dest_mac: [${dest_mac1}] src_mac: [${src_mac1}] - dest_mac: [${dest_mac2}] src_mac: [${src_mac2}] platform : master_thread_id: 0 latency_thread_id: 9 dual_if: - socket: 0 threads: [1, 2, 3, 4, 5, 6, 7, 8] EOF' ``` #### **TG Startup Command (Stateless Mode)** ``` $ sudo -E -S sh -c "cd '${trex_install_dir}/scripts/' && \ nohup ./t-rex-64 -i --prefix $(hostname) --hdrh --no-scapy-server \ --mbuf-factor 32 > /tmp/trex.log 2>&1 &" > /dev/null ``` Also, Python client is now starting traffic with: ``` core_mask=STLClient.CORE_MASK_PIN ``` #### TG Startup Command (Stateful Mode) ``` $ sudo -E -S sh -c "cd '${trex_install_dir}/scripts/' && \ nohup ./t-rex-64 -i --prefix $(hostname) --astf --hdrh --no-scapy-server \ --mbuf-factor 32 > /tmp/trex.log 2>&1 &" > /dev/null ``` #### **TG API Driver** TRex driver<sup>150</sup> ### 2.8.7 Pre-Test Server Calibration Number of SUT server sub-system runtime parameters have been identified as impacting data plane performance tests. Calibrating those parameters is part of FD.io CSIT pre-test activities, and includes measuring and reporting following: - 1. System level core jitter measure duration of core interrupts by Linux in clock cycles and how often interrupts happen. Using CPU core jitter tool<sup>151</sup>. - 2. Memory bandwidth measure bandwidth with Intel MLC tool 152. - 3. Memory latency measure memory latency with Intel MLC tool. - 4. Cache latency at all levels (L1, L2, and Last Level Cache) measure cache latency with Intel MLC tool. Measured values of listed parameters are especially important for repeatable zero packet loss throughput measurements across multiple system instances. Generally they come useful as a background data for comparing data plane performance results across disparate servers. Following sections include measured calibration data for testbeds. #### Skylake Following sections include sample calibration data measured on s11-t31-sut1 server running in one of the Intel Xeon Skylake testbeds as specified in FD.io CSIT testbeds - Xeon Skylake, Arm, Atom<sup>153</sup>. Calibration data obtained from all other servers in Skylake testbeds shows the same or similar values. 2.8. Test Environment 961 <sup>&</sup>lt;sup>150</sup> https://git.fd.io/csit/tree/GPL/tools/trex/trex\_stl\_profile.py?h=rls2101.1 <sup>151</sup> https://git.fd.io/pma\_tools/tree/jitter <sup>&</sup>lt;sup>152</sup> https://software.intel.com/en-us/articles/intelr-memory-latency-checker $<sup>^{153}\</sup> https://git.fd.io/csit/tree/docs/lab/testbeds\_sm\_skx\_hw\_bios\_cfg.md?h=rls2101.1$ #### Linux cmdline \$ cat /proc/cmdline - →hpet=disable intel\_idle.max\_cstate=1 intel\_iommu=on intel\_pstate=disable iommu=pt isolcpus=1-27, - →29-55,57-83,85-111 mce=off nmi\_watchdog=0 nohz\_full=1-27,29-55,57-83,85-111 nosoftlockup numa\_ - →balancing=disable processor.max\_cstate=1 rcu\_nocbs=1-27,29-55,57-83,85-111 tsc=reliable\_ - ⇔console=ttyS0,115200n8 quiet #### Linux uname \$ uname -a Linux 5.4.0-65-generic #73-Ubuntu SMP Mon Jan 18 17:25:17 UTC 2021 x86\_64 x86\_64 x86\_64 GNU/Linux ### **System-level Core Jitter** \$ sudo taskset -c 3 /home/testuser/pma\_tools/jitter/jitter -i 20 Linux Jitter testing program version 1.8 Iterations=20 The pragram will execute a dummy function 80000 times Display is updated every 20000 displayUpdate intervals Timings are in CPU Core cycles Inst\_Min: Minimum Excution time during the display update interval(default is ~1 second) Maximum Excution time during the display update interval(default is $\sim 1$ second) Inst\_Max: Inst\_jitter: Jitter in the Excution time during rhe display update interval. This is the value of\_ →interest last\_Exec: The Excution time of last iteration just before the display update Abs\_Min: Absolute Minimum Excution time since the program started or statistics were reset Abs\_Max: Absolute Maximum Excution time since the program started or statistics were reset Cumulative value calcualted by the dummy function tmp: Interval: Time interval between the display updates in Core Cycles Sample No: Sample number Inst\_Min Inst\_Max Inst\_jitter last\_Exec Abs\_min Abs\_max tmp Interval →Sample No 160022 171330 11308 160022 160022 171330 2538733568 3204142750 **→1** 160022 167294 7272 160026 160022 171330 328335360 3203873548 **→**2 160022 167560 7538 160026 160022 171330 2412904448 3203878736 **→**3 160022 169000 8978 160024 160022 171330 202506240 3203864588 <u>⊶</u>4 160026 2287075328 3203866224 160022 166572 6550 160022 171330 **∽**5 160026 160022 76677120 3203854632 160022 167460 7438 171330 **-**→6 160022 168134 8112 160024 160022 171330 2161246208 3203874674 **→**7 160022 169094 9072 160022 160022 171330 4245815296 3203878798 <u>∽</u>8 160022 172460 12438 160024 160022 172460 2035417088 3204112010 **∽**9 160022 167862 7840 160030 160022 172460 4119986176 3203856800 **→10** 160022 172460 (continues on next page) **⇔**11 160022 168398 8376 160024 1909587968 3203854192 | / | • | | ١. | |------------|------|----------|------| | (continued | trom | previous | page | | 167548 | 7526 | 160024 | 160022 | 172460 | 3994157056 3203847442 | 1 | |--------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | | | 167562 | 7540 | 160026 | 160022 | 172460 | 1783758848 3203862936 | u u | | | | | | | | | | 167604 | 7582 | 160024 | 160022 | 172460 | 3868327936 3203859346 | _ | | | | | | | | | | 168262 | 8240 | 160024 | 160022 | 172460 | 1657929728 3203851120 | u u | | | | | | | | | | 169700 | 9678 | 160024 | 160022 | 172460 | 3742498816 3203877690 | | | | | | | | | | | 170476 | 10454 | 160026 | 160022 | 172460 | 1532100608 3204088480 | u u | | | | | | | | | | 167798 | 7776 | 160024 | 160022 | 172460 | 3616669696 3203862072 | L L | | | | | | | | | | 166540 | 6518 | 160024 | 160022 | 172460 | 1406271488 3203836904 | L L | | | | | | | | | | 167516 | 7494 | 160024 | 160022 | 172460 | 3490840576 3203848120 | L | | | | | | | | | | | 167562<br>167604<br>168262<br>169700<br>170476<br>167798 | 167562 7540 167604 7582 168262 8240 169700 9678 170476 10454 167798 7776 166540 6518 | 167562 7540 160026 167604 7582 160024 168262 8240 160024 169700 9678 160024 170476 10454 160026 167798 7776 160024 166540 6518 160024 | 167562 7540 160026 160022 167604 7582 160024 160022 168262 8240 160024 160022 169700 9678 160024 160022 170476 10454 160026 160022 167798 7776 160024 160022 166540 6518 160024 160022 | 167562 7540 160026 160022 172460 167604 7582 160024 160022 172460 168262 8240 160024 160022 172460 169700 9678 160024 160022 172460 170476 10454 160026 160022 172460 167798 7776 160024 160022 172460 166540 6518 160024 160022 172460 | 167562 7540 160026 160022 172460 1783758848 3203862936 167604 7582 160024 160022 172460 3868327936 3203859346 168262 8240 160024 160022 172460 1657929728 3203851120 169700 9678 160024 160022 172460 3742498816 3203877690 170476 10454 160026 160022 172460 1532100608 3204088480 167798 7776 160024 160022 172460 3616669696 3203862072 166540 6518 160024 160022 172460 1406271488 3203836904 | ### **Memory Bandwidth** ``` $ sudo /home/testuser/mlc --bandwidth_matrix Intel(R) Memory Latency Checker - v3.5 Command line parameters: --bandwidth_matrix Using buffer size of 100.000MB/thread for reads and an additional 100.000MB/thread for writes Measuring Memory Bandwidths between nodes within system Bandwidths are in MB/sec (1 MB/sec = 1,000,000 Bytes/sec) Using all the threads from each core if Hyper-threading is enabled Using Read-only traffic type Numa node Numa node 0 0 107947.7 50951.5 1 50834.6 108183.4 ``` ``` $ sudo /home/testuser/mlc --peak_injection_bandwidth Intel(R) Memory Latency Checker - v3.5 Command line parameters: --peak_injection_bandwidth Using buffer size of 100.000MB/thread for reads and an additional 100.000MB/thread for writes Measuring Peak Injection Memory Bandwidths for the system Bandwidths are in MB/sec (1 MB/sec = 1,000,000 Bytes/sec) Using all the threads from each core if Hyper-threading is enabled Using traffic with the following read-write ratios ALL Reads : 215733.9 3:1 Reads-Writes : 182141.9 2:1 Reads-Writes : 178615.7 1:1 Reads-Writes : 149911.3 Stream-triad like: 159533.6 ``` ``` $ sudo /home/testuser/mlc --max_bandwidth Intel(R) Memory Latency Checker - v3.5 Command line parameters: --max_bandwidth Using buffer size of 100.000MB/thread for reads and an additional 100.000MB/thread for writes Measuring Maximum Memory Bandwidths for the system ``` (continues on next page) 2.8. Test Environment 963 ``` Will take several minutes to complete as multiple injection rates will be tried to get the best_ Bandwidths are in MB/sec (1 MB/sec = 1,000,000 Bytes/sec) Using all the threads from each core if Hyper-threading is enabled Using traffic with the following read-write ratios ALL Reads : 216875.73 3:1 Reads-Writes : 182615.14 2:1 Reads-Writes : 178745.67 1:1 Reads-Writes : 149485.27 Stream-triad like: 180057.87 ``` #### **Memory Latency** ``` $ sudo /home/testuser/mlc --latency_matrix Intel(R) Memory Latency Checker - v3.5 Command line parameters: --latency_matrix Using buffer size of 2000.000MB Measuring idle latencies (in ns)... Numa node Numa node 0 0 81.4 131.1 1 131.1 81.3 ``` ``` $ sudo /home/testuser/mlc --idle_latency Intel(R) Memory Latency Checker - v3.5 Command line parameters: --idle_latency Using buffer size of 2000.000MB Each iteration took 202.0 core clocks ( 80.8 ``` ``` $ sudo /home/testuser/mlc --loaded_latency Intel(R) Memory Latency Checker - v3.5 Command line parameters: --loaded_latency Using buffer size of 100.000MB/thread for reads and an additional 100.000MB/thread for writes Measuring Loaded Latencies for the system Using all the threads from each core if Hyper-threading is enabled Using Read-only traffic type Inject Latency Bandwidth Delay (ns) MB/sec 00000 282.66 215712.8 00002 282.14 215757.4 00008 280.21 215868.1 00015 279.20 216313.2 00050 275.25 216643.0 00100 227.05 215075.0 00200 121.92 160242.9 00300 101.21 111587.4 00400 95.48 85019.7 68717.3 00500 94.46 00700 92.27 49742.2 01000 91.03 35264.8 01300 90.11 27396.3 01700 89.34 21178.7 02500 90.15 14672.8 ``` (continues on next page) ``` 03500 89.00 10715.7 05000 82.00 7788.2 09000 81.46 4684.0 20000 81.40 2541.9 ``` ### L1/L2/LLC Latency ``` $ sudo /home/testuser/mlc --c2c_latency Intel(R) Memory Latency Checker - v3.5 Command line parameters: --c2c_latency Measuring cache-to-cache transfer latency (in ns)... Local Socket L2->L2 HIT latency 53.7 Local Socket L2->L2 HITM latency 53.7 Remote Socket L2->L2 HITM latency (data address homed in writer socket) Reader Numa Node 0 Writer Numa Node 0 113.9 1 113.9 Remote Socket L2->L2 HITM latency (data address homed in reader socket) Reader Numa Node Writer Numa Node 0 0 177.9 1 177.6 ``` ### **Spectre and Meltdown Checks** Following section displays the output of a running shell script to tell if system is vulnerable against the several "speculative execution" CVEs that were made public in 2018. Script is available on Spectre & Meltdown Checker Github<sup>154</sup>. ``` Spectre and Meltdown mitigation detection tool v0.44+ Checking for vulnerabilities on current system Kernel is Linux 5.4.0-65-generic #73-Ubuntu SMP Mon Jan 18 17:25:17 UTC 2021 x86_64 CPU is Intel(R) Xeon(R) Platinum 8180 CPU @ 2.50GHz Hardware check * Hardware support (CPU microcode) for mitigation techniques * Indirect Branch Restricted Speculation (IBRS) * SPEC_CTRL MSR is available: YES * CPU indicates IBRS capability: YES (SPEC_CTRL feature bit) * Indirect Branch Prediction Barrier (IBPB) * PRED_CMD MSR is available: YES * CPU indicates IBPB capability: YES (SPEC_CTRL feature bit) * Single Thread Indirect Branch Predictors (STIBP) * SPEC_CTRL MSR is available: YES * CPU indicates STIBP capability: YES (Intel STIBP feature bit) * Speculative Store Bypass Disable (SSBD) * CPU indicates SSBD capability: YES (Intel SSBD) * L1 data cache invalidation * FLUSH_CMD MSR is available: YES * CPU indicates L1D flush capability: YES (L1D flush feature bit) * Microarchitectural Data Sampling * VERW instruction is available: YES (MD_CLEAR feature bit) ``` (continues on next page) 2.8. Test Environment 965 <sup>154</sup> https://github.com/speed47/spectre-meltdown-checker ``` * Enhanced IBRS (IBRS_ALL) * CPU indicates ARCH_CAPABILITIES MSR availability: NO * ARCH_CAPABILITIES MSR advertises IBRS_ALL capability: NO * CPU explicitly indicates not being vulnerable to Meltdown/L1TF (RDCL_NO): NO * CPU explicitly indicates not being vulnerable to Variant 4 (SSB_NO): NO \star CPU/Hypervisor indicates L1D flushing is\ not\ necessary on this system: NO \star Hypervisor indicates host CPU might be vulnerable to RSB underflow (RSBA): NO * CPU explicitly indicates not being vulnerable to Microarchitectural Data Sampling (MDS_NO): NO \star CPU explicitly indicates not being vulnerable to TSX Asynchronous Abort (TAA_NO): NO * CPU explicitly indicates not being vulnerable to iTLB Multihit (PSCHANGE_MSC_NO): NO * CPU explicitly indicates having MSR for TSX control (TSX_CTRL_MSR): NO * CPU supports Transactional Synchronization Extensions (TSX): YES (RTM feature bit) * CPU supports Software Guard Extensions (SGX): NO * CPU supports Special Register Buffer Data Sampling (SRBDS): NO * CPU microcode is known to cause stability problems: NO (family 0x6 model 0x55 stepping 0x4_ →ucode 0x2000065 cpuid 0x50654) \star CPU microcode is the latest known available version: NO (latest version is 0x2006b06 dated 2021/ →03/08 according to builtin firmwares DB v191+i20210217) \star CPU vulnerability to the speculative execution attack variants * Affected by CVE-2017-5753 (Spectre Variant 1, bounds check bypass): YES * Affected by CVE-2017-5715 (Spectre Variant 2, branch target injection): YES * Affected by CVE-2017-5754 (Variant 3, Meltdown, rogue data cache load): YES * Affected by CVE-2018-3640 (Variant 3a, rogue system register read): YES \star Affected by CVE-2018-3639 (Variant 4, speculative store bypass): YES \star Affected by CVE-2018-3615 (Foreshadow (SGX), L1 terminal fault): NO * Affected by CVE-2018-3620 (Foreshadow-NG (OS), L1 terminal fault): YES * Affected by CVE-2018-3646 (Foreshadow-NG (VMM), L1 terminal fault): YES \star Affected by CVE-2018-12126 (Fallout, microarchitectural store buffer data sampling (MSBDS)): YES * Affected by CVE-2018-12130 (ZombieLoad, microarchitectural fill buffer data sampling (MFBDS)):_ YES * Affected by CVE-2018-12127 (RIDL, microarchitectural load port data sampling (MLPDS)): YES * Affected by CVE-2019-11091 (RIDL, microarchitectural data sampling uncacheable memory (MDSUM)):_ * Affected by CVE-2019-11135 (ZombieLoad V2, TSX Asynchronous Abort (TAA)): YES * Affected by CVE-2018-12207 (No eXcuses, iTLB Multihit, machine check exception on page size_ * Affected by CVE-2020-0543 (Special Register Buffer Data Sampling (SRBDS)): NO CVE-2017-5753 aka Spectre Variant 1, bounds check bypass * Mitigated according to the /sys interface: YES (Mitigation: usercopy/swapgs barriers and __user_ →pointer sanitization) * Kernel has array_index_mask_nospec: YES (1 occurrence(s) found of x86 64 bits array_index_mask_ * Kernel has the Red Hat/Ubuntu patch: NO * Kernel has mask_nospec64 (arm64): NO * Kernel has array_index_nospec (arm64): NO > STATUS: NOT VULNERABLE (Mitigation: usercopy/swapgs barriers and __user pointer sanitization) CVE-2017-5715 aka Spectre Variant 2, branch target injection * Mitigated according to the /sys interface: YES (Mitigation: Full generic retpoline, IBPB:_ * Mitigation 1 * Kernel is compiled with IBRS support: YES * IBRS enabled and active: YES (for firmware code only) * Kernel is compiled with IBPB support: YES * IBPB enabled and active: YES * Mitigation 2 * Kernel has branch predictor hardening (arm): NO * Kernel compiled with retpoline option: YES * Kernel compiled with a retpoline-aware compiler: YES (kernel reports full retpoline_ ``` (continues on next page) ``` * Kernel supports RSB filling: YES > STATUS: NOT VULNERABLE (Full retpoline + IBPB are mitigating the vulnerability) CVE-2017-5754 aka Variant 3, Meltdown, rogue data cache load * Mitigated according to the /sys interface: YES (Mitigation: PTI) * Kernel supports Page Table Isolation (PTI): YES * PTI enabled and active: YES * Reduced performance impact of PTI: YES (CPU supports INVPCID, performance impact of PTI will be_ * Running as a Xen PV DomU: NO > STATUS: NOT VULNERABLE (Mitigation: PTI) CVE-2018-3640 aka Variant 3a, rogue system register read * CPU microcode mitigates the vulnerability: YES > STATUS: NOT VULNERABLE (your CPU microcode mitigates the vulnerability) CVE-2018-3639 aka Variant 4, speculative store bypass \star Mitigated according to the /sys interface: YES (Mitigation: Speculative Store Bypass disabled via_ →prctl and seccomp) * Kernel supports disabling speculative store bypass (SSB): YES (found in /proc/self/status) * SSB mitigation is enabled and active: YES (per-thread through prctl) * SSB mitigation currently active for selected processes: YES (boltd fwupd irqbalance systemd- →journald systemd-logind systemd-networkd systemd-resolved systemd-timesyncd systemd-udevd) > STATUS: NOT VULNERABLE (Mitigation: Speculative Store Bypass disabled via prctl and seccomp) CVE-2018-3615 aka Foreshadow (SGX), L1 terminal fault \star CPU microcode mitigates the vulnerability: N/A > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3620 aka Foreshadow-NG (OS), L1 terminal fault * Mitigated according to the /sys interface: YES (Mitigation: PTE Inversion; VMX: conditional cache_ →flushes, SMT vulnerable) * Kernel supports PTE inversion: YES (found in kernel image) * PTE inversion enabled and active: YES > STATUS: NOT VULNERABLE (Mitigation: PTE Inversion; VMX: conditional cache flushes, SMT vulnerable) CVE-2018-3646 aka Foreshadow-NG (VMM), L1 terminal fault * Information from the /sys interface: Mitigation: PTE Inversion; VMX: conditional cache flushes, →SMT vulnerable \star This system is a host running a hypervisor: NO * Mitigation 1 (KVM) * EPT is disabled: NO * Mitigation 2 * L1D flush is supported by kernel: YES (found flush_l1d in /proc/cpuinfo) * L1D flush enabled: YES (conditional flushes) * Hardware-backed L1D flush supported: YES (performance impact of the mitigation will be greatly_ * Hyper-Threading (SMT) is enabled: YES > STATUS: NOT VULNERABLE (this system is not running a hypervisor) CVE-2018-12126 aka Fallout, microarchitectural store buffer data sampling (MSBDS) * Mitigated according to the /sys interface: YES (Mitigation: Clear CPU buffers; SMT vulnerable) * Kernel supports using MD_CLEAR mitigation: YES (md_clear found in /proc/cpuinfo) * Kernel mitigation is enabled and active: YES * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (Your microcode and kernel are both up to date for this mitigation, and_ →mitigation is enabled) CVE-2018-12130 aka ZombieLoad, microarchitectural fill buffer data sampling (MFBDS) * Mitigated according to the /sys interface: YES (Mitigation: Clear CPU buffers; SMT vulnerable) * Kernel supports using MD_CLEAR mitigation: YES (md_clear found in /proc/cpuinfo) ``` (continues on next page) ``` * Kernel mitigation is enabled and active: YES * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (Your microcode and kernel are both up to date for this mitigation, and_ →mitigation is enabled) CVE-2018-12127 aka RIDL, microarchitectural load port data sampling (MLPDS) * Mitigated according to the /sys interface: YES (Mitigation: Clear CPU buffers; SMT vulnerable) * Kernel supports using MD_CLEAR mitigation: YES (md_clear found in /proc/cpuinfo) * Kernel mitigation is enabled and active: YES * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (Your microcode and kernel are both up to date for this mitigation, and_ →mitigation is enabled) CVE-2019-11091 aka RIDL, microarchitectural data sampling uncacheable memory (MDSUM) * Mitigated according to the /sys interface: YES (Mitigation: Clear CPU buffers; SMT vulnerable) * Kernel supports using MD_CLEAR mitigation: YES (md_clear found in /proc/cpuinfo) * Kernel mitigation is enabled and active: YES * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (Your microcode and kernel are both up to date for this mitigation, and_ →mitigation is enabled) CVE-2019-11135 aka ZombieLoad V2, TSX Asynchronous Abort (TAA) * Mitigated according to the /sys interface: YES (Mitigation: Clear CPU buffers; SMT vulnerable) * TAA mitigation is supported by kernel: YES (found tsx_async_abort in kernel image) * TAA mitigation enabled and active: YES (Mitigation: Clear CPU buffers; SMT vulnerable) > STATUS: NOT VULNERABLE (Mitigation: Clear CPU buffers; SMT vulnerable) CVE-2018-12207 aka No eXcuses, iTLB Multihit, machine check exception on page size changes (MCEPSC) * Mitigated according to the /sys interface: YES (KVM: Mitigation: Split huge pages) * This system is a host running a hypervisor: NO * iTLB Multihit mitigation is supported by kernel: YES (found itlb_multihit in kernel image) * iTLB Multihit mitigation enabled and active: YES (KVM: Mitigation: Split huge pages) > STATUS: NOT VULNERABLE (this system is not running a hypervisor) CVE-2020-0543 aka Special Register Buffer Data Sampling (SRBDS) * Mitigated according to the /sys interface: YES (Not affected) \star SRBDS mitigation control is supported by the kernel: YES (found SRBDS implementation evidence in ⇒kernel image. Your kernel is up to date for SRBDS mitigation) * SRBDS mitigation control is enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) > SUMMARY: CVE-2017-5753:OK CVE-2017-5715:OK CVE-2017-5754:OK CVE-2018-3640:OK CVE-2018-3639:OK CVE- →2018-3615:0K CVE-2018-3620:0K CVE-2018-3646:0K CVE-2018-12126:0K CVE-2018-12130:0K CVE-2018- →12127:0K CVE-2019-11091:0K CVE-2019-11135:0K CVE-2018-12207:0K CVE-2020-0543:0K ``` #### **Cascade Lake** Following sections include sample calibration data measured on s32-t27-sut1 server running in one of the Intel Xeon Skylake testbeds as specified in FD.io CSIT testbeds - Xeon Cascade Lake<sup>155</sup>. Calibration data obtained from all other servers in Cascade Lake testbeds shows the same or similar values. $<sup>^{155}\</sup> https://git.fd.io/csit/tree/docs/lab/testbeds\_sm\_clx\_hw\_bios\_cfg.md?h=rls2101.1$ #### Linux cmdline #### Linux uname ``` $ uname -a Linux 5.4.0-65-generic #73-Ubuntu SMP Mon Jan 18 17:25:17 UTC 2021 x86_64 x86_64 x86_64 GNU/Linux ``` #### **System-level Core Jitter** ``` $ sudo taskset -c 3 /home/testuser/pma_tools/jitter/jitter -i 30 Linux Jitter testing program version 1.9 Iterations=30 The pragram will execute a dummy function 80000 times Display is updated every 20000 displayUpdate intervals Thread affinity will be set to core_id:7 Timings are in CPU Core cycles Inst_Min: Minimum Excution time during the display update interval(default is ~1 second) Inst Max: Maximum Excution time during the display update interval(default is ~1 second) Inst_jitter: Jitter in the Excution time during rhe display update interval. This is the value of_ →interest last_Exec: The Excution time of last iteration just before the display update Abs_Min: Absolute Minimum Excution time since the program started or statistics were reset Abs_Max: Absolute Maximum Excution time since the program started or statistics were reset Cumulative value calcualted by the dummy function tmp: Interval: Time interval between the display updates in Core Cycles Sample No: Sample number Inst_Min,Inst_Max,Inst_jitter,last_Exec,Abs_min,Abs_max,tmp,Interval,Sample No 160022,167590,7568,160026,160022,167590,2057568256,3203711852,1 160022,170628,10606,160024,160022,170628,4079222784,3204010824,2 160022,169824,9802,160024,160022,170628,1805910016,3203812064,3 160022, 168832, 8810, 160030, 160022, 170628, 3827564544, 3203792594, 4 160022, 168248, 8226, 160026, 160022, 170628, 1554251776, 3203765920, 5 160022, 167834, 7812, 160028, 160022, 170628, 3575906304, 3203761114, 6 160022, 167442, 7420, 160024, 160022, 170628, 1302593536, 3203769250, 7 160022, 169120, 9098, 160028, 160022, 170628, 3324248064, 3203853340, 8 160022, 170710, 10688, 160024, 160022, 170710, 1050935296, 3203985878, 9 160022, 167952, 7930, 160024, 160022, 170710, 3072589824, 3203733756, 10 160022,168314,8292,160030,160022,170710,799277056,3203741152,11 160022, 169672, 9650, 160024, 160022, 170710, 2820931584, 3203739910, 12 160022,168684,8662,160024,160022,170710,547618816,3203727336,13 160022, 168246, 8224, 160024, 160022, 170710, 2569273344, 3203739052, 14 160022,168134,8112,160030,160022,170710,295960576,3203735874,15 160022,170230,10208,160024,160022,170710,2317615104,3203996356,16 160022, 167190, 7168, 160024, 160022, 170710, 44302336, 3203713628, 17 160022, 167304, 7282, 160024, 160022, 170710, 2065956864, 3203717954, 18 160022, 167500, 7478, 160024, 160022, 170710, 4087611392, 3203706674, 19 160022, 167302, 7280, 160024, 160022, 170710, 1814298624, 3203726452, 20 160022, 167266, 7244, 160024, 160022, 170710, 3835953152, 3203702804, 21 160022, 167820, 7798, 160022, 160022, 170710, 1562640384, 3203719138, 22 ``` (continues on next page) 2.8. Test Environment 969 ``` 160022,168100,8078,160024,160022,170710,3584294912,3203716636,23 160022,170408,10386,160024,160022,170710,1310982144,3203946958,24 160022,167276,7254,160024,160022,170710,3332636672,3203706236,25 160022,167052,7030,160024,160022,170710,1059323904,3203696444,26 160022,170322,10300,160024,160022,170710,3080978432,3203747514,27 160022,167332,7310,160024,160022,170710,807665664,3203716210,28 160022,167426,7404,160026,160022,170710,2829320192,3203700630,29 160022,168840,8818,160024,160022,170710,556007424,3203727658,30 ``` ### **Memory Bandwidth** ``` $ sudo /home/testuser/mlc --bandwidth_matrix Intel(R) Memory Latency Checker - v3.7 Command line parameters: --bandwidth_matrix Using buffer size of 100.000MiB/thread for reads and an additional 100.000MiB/thread for writes Measuring Memory Bandwidths between nodes within system Bandwidths are in MB/sec (1 MB/sec = 1,000,000 Bytes/sec) Using all the threads from each core if Hyper-threading is enabled Using Read-only traffic type Numa node Numa node 0 122097.7 51327.9 122005.5 1 51309.2 ``` ``` $ sudo /home/testuser/mlc --peak_injection_bandwidth Intel(R) Memory Latency Checker - v3.7 Command line parameters: --peak_injection_bandwidth Using buffer size of 100.000MiB/thread for reads and an additional 100.000MiB/thread for writes Measuring Peak Injection Memory Bandwidths for the system Bandwidths are in MB/sec (1 MB/sec = 1,000,000 Bytes/sec) Using all the threads from each core if Hyper-threading is enabled Using traffic with the following read-write ratios ALL Reads 243159.4 : 3:1 Reads-Writes : 219132.5 2:1 Reads-Writes : 216603.1 1:1 Reads-Writes : 203713.0 Stream-triad like: 193790.8 ``` ``` $ sudo /home/testuser/mlc --max_bandwidth Intel(R) Memory Latency Checker - v3.7 Command line parameters: --max_bandwidth Using buffer size of 100.000MiB/thread for reads and an additional 100.000MiB/thread for writes Measuring Maximum Memory Bandwidths for the system Will take several minutes to complete as multiple injection rates will be tried to get the best_ Bandwidths are in MB/sec (1 MB/sec = 1,000,000 Bytes/sec) Using all the threads from each core if Hyper-threading is enabled Using traffic with the following read-write ratios ALL Reads 244114.27 : 3:1 Reads-Writes : 219441.97 2:1 Reads-Writes : 216603.72 203679.09 1:1 Reads-Writes : Stream-triad like: 214902.80 ``` ## **Memory Latency** ``` $ sudo /home/testuser/mlc --latency_matrix Intel(R) Memory Latency Checker - v3.7 Command line parameters: --latency_matrix Using buffer size of 2000.000MiB Measuring idle latencies (in ns)... Numa node Numa node 0 1 0 81.2 130.2 1 130.2 81.1 ``` ``` $ sudo /home/testuser/mlc --idle_latency Intel(R) Memory Latency Checker - v3.7 Command line parameters: --idle_latency Using buffer size of 2000.000MiB Each iteration took 186.1 core clocks ( 80.9 ns) ``` ``` $ sudo /home/testuser/mlc --loaded_latency Intel(R) Memory Latency Checker - v3.7 Command line parameters: --loaded_latency Using buffer size of 100.000MiB/thread for reads and an additional 100.000MiB/thread for writes Measuring Loaded Latencies for the system Using all the threads from each core if Hyper-threading is enabled Using Read-only traffic type Inject Latency Bandwidth Delay (ns) MB/sec _____ 00000 233.86 243421.9 00002 230.61 243544.1 00008 232.56 243394.5 00015 229.52 244076.6 00050 225.82 244290.6 00100 161.65 236744.8 00200 100.63 133844.0 00300 96.84 90548.2 00400 95.71 68504.3 00500 95.68 55139.0 00700 88.77 39798.4 01000 84.74 28200.1 83.08 01300 21915.5 01700 82.27 16969.3 02500 81.66 11810.6 03500 81.98 8662.9 05000 81.48 6306.8 09000 81.17 3857.8 20000 80.19 2179.9 ``` ## L1/L2/LLC Latency ``` $ sudo /home/testuser/mlc --c2c_latency Intel(R) Memory Latency Checker - v3.7 Command line parameters: --c2c_latency Measuring cache-to-cache transfer latency (in ns)... Local Socket L2->L2 HIT latency Local Socket L2->L2 HITM latency 55.6 Remote Socket L2->L2 HITM latency (data address homed in writer socket) Reader Numa Node Writer Numa Node 0 115.6 1 115.6 Remote Socket L2->L2 HITM latency (data address homed in reader socket) Reader Numa Node Writer Numa Node 0 0 178.2 178.4 1 ``` ## **Spectre and Meltdown Checks** Following section displays the output of a running shell script to tell if system is vulnerable against the several speculative execution CVEs that were made public in 2018. Script is available on Spectre & Meltdown Checker Github<sup>156</sup>. ``` Spectre and Meltdown mitigation detection tool v0.44+ Hardware check * Hardware support (CPU microcode) for mitigation techniques * Indirect Branch Restricted Speculation (IBRS) * SPEC_CTRL MSR is available: YES * CPU indicates IBRS capability: YES (SPEC_CTRL feature bit) * Indirect Branch Prediction Barrier (IBPB) * PRED_CMD MSR is available: YES * CPU indicates IBPB capability: YES (SPEC_CTRL feature bit) * Single Thread Indirect Branch Predictors (STIBP) * SPEC_CTRL MSR is available: YES * CPU indicates STIBP capability: YES (Intel STIBP feature bit) * Speculative Store Bypass Disable (SSBD) * CPU indicates SSBD capability: YES (Intel SSBD) * L1 data cache invalidation * FLUSH_CMD MSR is available: YES * CPU indicates L1D flush capability: YES (L1D flush feature bit) * Microarchitectural Data Sampling * VERW instruction is available: YES (MD_CLEAR feature bit) * Enhanced IBRS (IBRS_ALL) * CPU indicates ARCH_CAPABILITIES MSR availability: YES * ARCH_CAPABILITIES MSR advertises IBRS_ALL capability: YES * CPU explicitly indicates not being vulnerable to Meltdown/L1TF (RDCL_NO): YES * CPU explicitly indicates not being vulnerable to Variant 4 (SSB_NO): NO * CPU/Hypervisor indicates L1D flushing is not necessary on this system: YES * Hypervisor indicates host CPU might be vulnerable to RSB underflow (RSBA): NO * CPU explicitly indicates not being vulnerable to Microarchitectural Data Sampling (MDS_NO): YES * CPU explicitly indicates not being vulnerable to TSX Asynchronous Abort (TAA_NO): NO * CPU explicitly indicates not being vulnerable to iTLB Multihit (PSCHANGE_MSC_NO): NO * CPU explicitly indicates having MSR for TSX control (TSX_CTRL_MSR): YES * TSX_CTRL MSR indicates TSX RTM is disabled: YES ``` <sup>&</sup>lt;sup>156</sup> https://github.com/speed47/spectre-meltdown-checker ``` * TSX_CTRL MSR indicates TSX CPUID bit is cleared: YES * CPU supports Transactional Synchronization Extensions (TSX): NO * CPU supports Software Guard Extensions (SGX): NO * CPU supports Special Register Buffer Data Sampling (SRBDS): NO * CPU microcode is known to cause stability problems: NO (family 0x6 model 0x55 stepping 0x7_ →ucode 0x500002c cpuid 0x50657) * CPU microcode is the latest known available version: NO (latest version is 0x5003102 dated_ →2021/03/08 according to builtin firmwares DB v191+i20210217) \star CPU vulnerability to the speculative execution attack variants \star Affected by CVE-2017-5753 (Spectre Variant 1, bounds check bypass): YES * Affected by CVE-2017-5715 (Spectre Variant 2, branch target injection): YES * Affected by CVE-2017-5754 (Variant 3, Meltdown, rogue data cache load): NO * Affected by CVE-2018-3640 (Variant 3a, rogue system register read): YES * Affected by CVE-2018-3639 (Variant 4, speculative store bypass): YES * Affected by CVE-2018-3615 (Foreshadow (SGX), L1 terminal fault): NO \star Affected by CVE-2018-3620 (Foreshadow-NG (OS), L1 terminal fault): YES * Affected by CVE-2018-3646 (Foreshadow-NG (VMM), L1 terminal fault): YES * Affected by CVE-2018-12126 (Fallout, microarchitectural store buffer data sampling (MSBDS)): NO * Affected by CVE-2018-12130 (ZombieLoad, microarchitectural fill buffer data sampling (MFBDS)): →NO * Affected by CVE-2018-12127 (RIDL, microarchitectural load port data sampling (MLPDS)): NO * Affected by CVE-2019-11091 (RIDL, microarchitectural data sampling uncacheable memory_ * Affected by CVE-2019-11135 (ZombieLoad V2, TSX Asynchronous Abort (TAA)): NO * Affected by CVE-2018-12207 (No eXcuses, iTLB Multihit, machine check exception on page size_ * Affected by CVE-2020-0543 (Special Register Buffer Data Sampling (SRBDS)): NO CVE-2017-5753 aka Spectre Variant 1, bounds check bypass * Mitigated according to the /sys interface: YES (Mitigation: usercopy/swapgs barriers and __user_ →pointer sanitization) > STATUS: UNKNOWN (/sys vulnerability interface use forced, but it s not available!) CVE-2017-5715 aka Spectre Variant 2, branch target injection * Mitigated according to the /sys interface: YES (Mitigation: Enhanced IBRS, IBPB: conditional,_ →RSB filling) > STATUS: VULNERABLE (IBRS+IBPB or retpoline+IBPB+RSB filling, is needed to mitigate the →vulnerability) CVE-2017-5754 aka Variant 3, Meltdown, rogue data cache load * Mitigated according to the /sys interface: YES (Not affected) * Running as a Xen PV DomU: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3640 aka Variant 3a, rogue system register read * CPU microcode mitigates the vulnerability: YES > STATUS: NOT VULNERABLE (your CPU microcode mitigates the vulnerability) CVE-2018-3639 aka Variant 4, speculative store bypass * Mitigated according to the /sys interface: YES (Mitigation: Speculative Store Bypass disabled_ →via prctl and seccomp) > STATUS: NOT VULNERABLE (Mitigation: Speculative Store Bypass disabled via prctl and seccomp) CVE-2018-3615 aka Foreshadow (SGX), L1 terminal fault * CPU microcode mitigates the vulnerability: N/A > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3620 aka Foreshadow-NG (OS), L1 terminal fault * Mitigated according to the /sys interface: YES (Not affected) > STATUS: NOT VULNERABLE (Not affected) ``` (continues on next page) 973 ``` CVE-2018-3646 aka Foreshadow-NG (VMM), L1 terminal fault * Information from the /sys interface: Not affected > STATUS: NOT VULNERABLE (your kernel reported your CPU model as not vulnerable) CVE-2018-12126 aka Fallout, microarchitectural store buffer data sampling (MSBDS) * Mitigated according to the /sys interface: YES (Not affected) > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12130 aka ZombieLoad, microarchitectural fill buffer data sampling (MFBDS) * Mitigated according to the /sys interface: YES (Not affected) > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12127 aka RIDL, microarchitectural load port data sampling (MLPDS) * Mitigated according to the /sys interface: YES (Not affected) > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2019-11091 aka RIDL, microarchitectural data sampling uncacheable memory (MDSUM) * Mitigated according to the /sys interface: YES (Not affected) > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2019-11135 aka ZombieLoad V2, TSX Asynchronous Abort (TAA) * Mitigated according to the /sys interface: YES (Mitigation: TSX disabled) > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12207 aka No eXcuses, iTLB Multihit, machine check exception on page size changes (MCEPSC) * Mitigated according to the /sys interface: YES (KVM: Mitigation: Split huge pages) > STATUS: NOT VULNERABLE (KVM: Mitigation: Split huge pages) CVE-2020-0543 aka Special Register Buffer Data Sampling (SRBDS) * Mitigated according to the /sys interface: YES (Not affected) > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) > SUMMARY: CVE-2017-5753:?? CVE-2017-5715:KO CVE-2017-5754:OK CVE-2018-3640:OK CVE-2018-3639:OK_ →CVE-2018-3615:OK CVE-2018-3620:OK CVE-2018-3646:OK CVE-2018-12126:OK CVE-2018-12130:OK CVE-2018- →12127:0K CVE-2019-11091:0K CVE-2019-11135:0K CVE-2018-12207:0K CVE-2020-0543:0K ``` # Spectre and Meltdown mitigation detection tool v0.44+ Checking for vulnerabilities on current system Kernel is Linux 5.4.0-65-generic #73-Ubuntu SMP Mon Jan 18 17:25:17 UTC 2021 x86\_64 CPU is Intel(R) Xeon(R) Gold 6252N CPU @ 2.30GHz #### Hardware check - $\star$ Hardware support (CPU microcode) for mitigation techniques - \* Indirect Branch Restricted Speculation (IBRS) - \* SPEC\_CTRL MSR is available: YES - \* CPU indicates IBRS capability: YES (SPEC\_CTRL feature bit) - \* Indirect Branch Prediction Barrier (IBPB) - \* PRED\_CMD MSR is available: YES - \* CPU indicates IBPB capability: YES (SPEC\_CTRL feature bit) - \* Single Thread Indirect Branch Predictors (STIBP) - \* SPEC\_CTRL MSR is available: YES - \* CPU indicates STIBP capability: YES (Intel STIBP feature bit) - \* Speculative Store Bypass Disable (SSBD) - \* CPU indicates SSBD capability: YES (Intel SSBD) - \* L1 data cache invalidation - \* FLUSH\_CMD MSR is available: YES - \* CPU indicates L1D flush capability: YES (L1D flush feature bit) - \* Microarchitectural Data Sampling - \* VERW instruction is available: YES (MD\_CLEAR feature bit) - \* Enhanced IBRS (IBRS\_ALL) ``` * CPU indicates ARCH_CAPABILITIES MSR availability: YES * ARCH_CAPABILITIES MSR advertises IBRS_ALL capability: YES * CPU explicitly indicates not being vulnerable to Meltdown/L1TF (RDCL_NO): YES * CPU explicitly indicates not being vulnerable to Variant 4 (SSB_NO): NO * CPU/Hypervisor indicates L1D flushing is not necessary on this system: YES * Hypervisor indicates host CPU might be vulnerable to RSB underflow (RSBA): NO * CPU explicitly indicates not being vulnerable to Microarchitectural Data Sampling (MDS_NO): YES * CPU explicitly indicates not being vulnerable to TSX Asynchronous Abort (TAA_NO): NO * CPU explicitly indicates not being vulnerable to iTLB Multihit (PSCHANGE_MSC_NO): NO * CPU explicitly indicates having MSR for TSX control (TSX_CTRL_MSR): YES * TSX_CTRL MSR indicates TSX RTM is disabled: YES * TSX_CTRL MSR indicates TSX CPUID bit is cleared: YES * CPU supports Transactional Synchronization Extensions (TSX): NO * CPU supports Software Guard Extensions (SGX): NO * CPU supports Special Register Buffer Data Sampling (SRBDS): NO * CPU microcode is known to cause stability problems: NO (family 0x6 model 0x55 stepping 0x7_ →ucode 0x500002c cpuid 0x50657) \star CPU microcode is the latest known available version: NO (latest version is 0x5003102 dated 2021/ →03/08 according to builtin firmwares DB v191+i20210217) * CPU vulnerability to the speculative execution attack variants * Affected by CVE-2017-5753 (Spectre Variant 1, bounds check bypass): YES * Affected by CVE-2017-5715 (Spectre Variant 2, branch target injection): YES * Affected by CVE-2017-5754 (Variant 3, Meltdown, rogue data cache load): NO * Affected by CVE-2018-3640 (Variant 3a, rogue system register read): YES * Affected by CVE-2018-3639 (Variant 4, speculative store bypass): YES * Affected by CVE-2018-3615 (Foreshadow (SGX), L1 terminal fault): NO * Affected by CVE-2018-3620 (Foreshadow-NG (OS), L1 terminal fault): YES \star Affected by CVE-2018-3646 (Foreshadow-NG (VMM), L1 terminal fault): YES * Affected by CVE-2018-12126 (Fallout, microarchitectural store buffer data sampling (MSBDS)): NO * Affected by CVE-2018-12130 (ZombieLoad, microarchitectural fill buffer data sampling (MFBDS)):_ * Affected by CVE-2018-12127 (RIDL, microarchitectural load port data sampling (MLPDS)): NO * Affected by CVE-2019-11091 (RIDL, microarchitectural data sampling uncacheable memory (MDSUM)):_ * Affected by CVE-2019-11135 (ZombieLoad V2, TSX Asynchronous Abort (TAA)): NO * Affected by CVE-2018-12207 (No eXcuses, iTLB Multihit, machine check exception on page size_ →changes (MCEPSC)): YES * Affected by CVE-2020-0543 (Special Register Buffer Data Sampling (SRBDS)): NO CVE-2017-5753 aka Spectre Variant 1, bounds check bypass * Mitigated according to the /sys interface: YES (Mitigation: usercopy/swapgs barriers and __user_ →pointer sanitization) > STATUS: UNKNOWN (/sys vulnerability interface use forced, but its not available!) CVE-2017-5715 aka Spectre Variant 2, branch target injection * Mitigated according to the /sys interface: YES (Mitigation: Enhanced IBRS, IBPB: conditional, RSB_ →filling) > STATUS: VULNERABLE (IBRS+IBPB or retpoline+IBPB+RSB filling, is needed to mitigate the_ →vulnerability) CVE-2017-5754 aka Variant 3, Meltdown, rogue data cache load * Mitigated according to the /sys interface: YES (Not affected) * Running as a Xen PV DomU: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3640 aka Variant 3a, rogue system register read * CPU microcode mitigates the vulnerability: YES > STATUS: NOT VULNERABLE (your CPU microcode mitigates the vulnerability) CVE-2018-3639 aka Variant 4, speculative store bypass * Mitigated according to the /sys interface: YES (Mitigation: Speculative Store Bypass disabled via_ →prctl and seccomp) (continues on next page) ``` ``` > STATUS: NOT VULNERABLE (Mitigation: Speculative Store Bypass disabled via prctl and seccomp) CVE-2018-3615 aka Foreshadow (SGX), L1 terminal fault * CPU microcode mitigates the vulnerability: N/A > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3620 aka Foreshadow-NG (OS), L1 terminal fault * Mitigated according to the /sys interface: YES (Not affected) > STATUS: NOT VULNERABLE (Not affected) CVE-2018-3646 aka Foreshadow-NG (VMM), L1 terminal fault * Information from the /sys interface: Not affected > STATUS: NOT VULNERABLE (your kernel reported your CPU model as not vulnerable) CVE-2018-12126 aka Fallout, microarchitectural store buffer data sampling (MSBDS) * Mitigated according to the /sys interface: YES (Not affected) > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12130 aka ZombieLoad, microarchitectural fill buffer data sampling (MFBDS) * Mitigated according to the /sys interface: YES (Not affected) > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12127 aka RIDL, microarchitectural load port data sampling (MLPDS) * Mitigated according to the /sys interface: YES (Not affected) > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2019-11091 aka RIDL, microarchitectural data sampling uncacheable memory (MDSUM) * Mitigated according to the /sys interface: YES (Not affected) > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2019-11135 aka ZombieLoad V2, TSX Asynchronous Abort (TAA) * Mitigated according to the /sys interface: YES (Mitigation: TSX disabled) > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12207 aka No eXcuses, iTLB Multihit, machine check exception on page size changes (MCEPSC) * Mitigated according to the /sys interface: YES (KVM: Mitigation: Split huge pages) > STATUS: NOT VULNERABLE (KVM: Mitigation: Split huge pages) CVE-2020-0543 aka Special Register Buffer Data Sampling (SRBDS) * Mitigated according to the /sys interface: YES (Not affected) > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) > SUMMARY: CVE-2017-5753:?? CVE-2017-5715:KO CVE-2017-5754:OK CVE-2018-3640:OK CVE-2018-3639:OK CVE- →2018-3615:0K CVE-2018-3620:0K CVE-2018-3646:0K CVE-2018-12126:0K CVE-2018-12130:0K CVE-2018- →12127:OK CVE-2019-11091:OK CVE-2019-11135:OK CVE-2018-12207:OK CVE-2020-0543:OK ``` #### **Denverton** Following sections include sample calibration data measured on Denverton server at Intel SH labs. A 2-Node Atom Denverton testing took place at Intel Corporation carefully adhering to FD.io CSIT best practices. ## Linux cmdline ``` $ cat /proc/cmdline ``` - →hpet=disable intel\_idle.max\_cstate=1 intel\_iommu=on intel\_pstate=disable iommu=pt isolcpus=1-5\_ - →mce=off nmi\_watchdog=0 nohz\_full=1-5 nosoftlockup numa\_balancing=disable processor.max\_cstate=1\_ - →rcu\_nocbs=1-5 tsc=reliable console=tty0 console=ttyS0,115200n8 ## Linux uname ``` $ uname -a ``` Linux 5.4.0-65-generic #73-Ubuntu SMP Mon Jan 18 17:25:17 UTC 2021 x86\_64 x86\_64 x86\_64 GNU/Linux # **System-level Core Jitter** \$ sudo taskset -c 2 /home/testuser/pma\_tools/jitter/jitter -c 2 -i 20 Linux Jitter testing program version 1.9 Iterations=20 The pragram will execute a dummy function 80000 times Display is updated every 20000 displayUpdate intervals Thread affinity will be set to core\_id:2 Timings are in CPU Core cycles Inst\_jitter: Jitter in the Excution time during rhe display update interval. This is the value of\_ ⇔interest last\_Exec: The Excution time of last iteration just before the display update Abs\_Min: Absolute Minimum Excution time since the program started or statistics were reset Abs\_Max: Absolute Maximum Excution time since the program started or statistics were reset tmp: Cumulative value calcualted by the dummy function Interval: Time interval between the display updates in Core Cycles Sample No: Sample number | Inst_Min<br>→Sample No | Inst_Max | Inst_jitter | last_Exec | Abs_min | Abs_max | tmp | Interval | L L | |------------------------|----------|-------------|-----------|---------|---------|------------|------------|----------| | 177530<br>→1 | 196100 | 18570 | 177530 | 177530 | 196100 | 4156751872 | 3556820054 | 2 | | 177530 | 200784 | 23254 | 177530 | 177530 | 200784 | 321060864 | 3556897644 | _ | | 177530 | 196346 | 18816 | 177530 | 177530 | 200784 | 780337152 | 3556918674 | u | | 177530 | 195962 | 18432 | 177530 | 177530 | 200784 | 1239613440 | 3556847928 | u | | 177530 | 195960 | 18430 | 177530 | 177530 | 200784 | 1698889728 | 3556860214 | u | | 177530 | 198824 | 21294 | 177530 | 177530 | 200784 | 2158166016 | 3556854934 | u | | 177530 | 198522 | 20992 | 177530 | 177530 | 200784 | 2617442304 | 3556862410 | u | | 177530 | 196362 | 18832 | 177530 | 177530 | 200784 | 3076718592 | 3556851636 | u | | 177530 | 199114 | 21584 | 177530 | 177530 | 200784 | 3535994880 | 3556870846 | <u>.</u> | | 177530<br><b>→</b> 10 | 197194 | 19664 | 177530 | 177530 | 200784 | 3995271168 | 3556933584 | u | | 177530<br>→11 | 198272 | 20742 | 177536 | 177530 | 200784 | 159580160 | 3556869044 | L L | (continues on next page) | (continued | | | |------------|--|--| | | | | | 177530 | 197586 | 20056 | 177530 | 177530 | 200784 | 618856448 3556903482 | 1 | |-------------|--------|-------|--------|--------|--------|-----------------------|-----| | <b>⇔</b> 12 | | | | | | | | | 177530 | 196072 | 18542 | 177530 | 177530 | 200784 | 1078132736 3556825540 | L L | | <b>⇔</b> 13 | | | | | | | | | 177530 | 196354 | 18824 | 177530 | 177530 | 200784 | 1537409024 3556881664 | | | <b>⇔</b> 14 | | | | | | | | | 177530 | 195906 | 18376 | 177530 | 177530 | 200784 | 1996685312 3556839924 | | | <b>⇔</b> 15 | | | | | | | | | 177530 | 199066 | 21536 | 177530 | 177530 | 200784 | 2455961600 3556860220 | | | <b>⇔</b> 16 | | | | | | | | | 177530 | 196968 | 19438 | 177530 | 177530 | 200784 | 2915237888 3556871890 | L L | | <b>⇔</b> 17 | | | | | | | | | 177530 | 195896 | 18366 | 177530 | 177530 | 200784 | 3374514176 3556855338 | | | <b>⇔</b> 18 | | | | | | | | | 177530 | 196020 | 18490 | 177530 | 177530 | 200784 | 3833790464 3556839820 | L L | | <b>⇔</b> 19 | | | | | | | | | 177530 | 196030 | 18500 | 177530 | 177530 | 200784 | 4293066752 3556889196 | | | <b>⇔</b> 20 | | | | | | | | | | | | | | | | | ## **Memory Bandwidth** ``` $ sudo /home/testuser/mlc --peak_injection_bandwidth Intel(R) Memory Latency Checker - v3.5 {\tt Command \ line \ parameters: \ --peak\_injection\_bandwidth} Using buffer size of 100.000MB/thread for reads and an additional 100.000MB/thread for writes Measuring Peak Injection Memory Bandwidths for the system Bandwidths are in MB/sec (1 MB/sec = 1,000,000 Bytes/sec) Using all the threads from each core if Hyper-threading is enabled Using traffic with the following read-write ratios ALL Reads 28150.0 3:1 Reads-Writes : 27425.0 2:1 Reads-Writes : 27565.4 1:1 Reads-Writes : 27489.3 Stream-triad like: 26878.2 ``` ``` Bandwidths are in MB/sec (1 MB/sec = 1,000,000 Bytes/sec) Using all the threads from each core if Hyper-threading is enabled Using traffic with the following read-write ratios ALL Reads : 30032.40 3:1 Reads-Writes : 27450.88 2:1 Reads-Writes : 27567.46 1:1 Reads-Writes : 27501.90 Stream-triad like: 27124.82 ``` ### **Memory Latency** ``` $ sudo /home/testuser/mlc --idle_latency Intel(R) Memory Latency Checker - v3.5 Command line parameters: --idle_latency Using buffer size of 200.000MB Each iteration took 186.7 core clocks ( 93.4 ns) ``` ``` $ sudo /home/testuser/mlc --loaded_latency Intel(R) Memory Latency Checker - v3.5 Command line parameters: --loaded_latency Using buffer size of 100.000MB/thread for reads and an additional 100.000MB/thread for writes Measuring Loaded Latencies for the system Using all the threads from each core if Hyper-threading is enabled Using Read-only traffic type Inject Latency Bandwidth Delay (ns) MB/sec _____ 00000 135.35 27186.0 00002 135.47 27176.9 00008 134.97 27063.3 00015 134.41 26825.6 00050 139.83 28419.1 00100 124.28 22616.4 00200 109.40 14139.8 00300 104.56 10275.1 00400 102.02 8120.0 00500 100.38 6751.4 00700 98.30 5124.9 3852.7 01000 96.56 01300 95.65 3149.0 01700 95.06 2585.4 02500 94.43 1988.8 03500 94.16 1621.1 05000 93.95 1343.1 ``` (continues on next page) ``` 09000 93.65 1052.6 20000 93.43 851.7 ``` ## L1/L2/LLC Latency ``` $ sudo /home/testuser/mlc --c2c_latency Intel(R) Memory Latency Checker - v3.5 Command line parameters: --c2c_latency Measuring cache-to-cache transfer latency (in ns)... Local Socket L2->L2 HIT latency 8.8 Local Socket L2->L2 HITM latency 8.8 ``` ## **Spectre and Meltdown Checks** Following section displays the output of a running shell script to tell if system is vulnerable against the several "speculative execution" CVEs that were made public in 2018. Script is available on Spectre & Meltdown Checker Github $^{157}$ . ``` Spectre and Meltdown mitigation detection tool v0.44+ Checking for vulnerabilities on current system Kernel is Linux 5.4.0-65-generic #73-Ubuntu SMP Mon Jan 18 17:25:17 UTC 2021 x86_64 CPU is Intel(R) Xeon(R) Platinum 8180 CPU @ 2.50GHz Hardware check * Hardware support (CPU microcode) for mitigation techniques * Indirect Branch Restricted Speculation (IBRS) * SPEC_CTRL MSR is available: YES * CPU indicates IBRS capability: YES (SPEC_CTRL feature bit) * Indirect Branch Prediction Barrier (IBPB) * PRED_CMD MSR is available: YES * CPU indicates IBPB capability: YES (SPEC_CTRL feature bit) * Single Thread Indirect Branch Predictors (STIBP) * SPEC_CTRL MSR is available: YES * CPU indicates STIBP capability: YES (Intel STIBP feature bit) * Speculative Store Bypass Disable (SSBD) * CPU indicates SSBD capability: YES (Intel SSBD) * I1 data cache invalidation * FLUSH_CMD MSR is available: YES * CPU indicates L1D flush capability: YES (L1D flush feature bit) * Microarchitectural Data Sampling * VERW instruction is available: YES (MD_CLEAR feature bit) * Enhanced IBRS (IBRS_ALL) * CPU indicates ARCH_CAPABILITIES MSR availability: NO * ARCH_CAPABILITIES MSR advertises IBRS_ALL capability: NO \star CPU explicitly indicates not being vulnerable to Meltdown/L1TF (RDCL_NO): NO * CPU explicitly indicates not being vulnerable to Variant 4 (SSB_NO): NO \star CPU/Hypervisor indicates L1D flushing is\ not\ necessary on this system: NO * Hypervisor indicates host CPU might be vulnerable to RSB underflow (RSBA): NO * CPU explicitly indicates not being vulnerable to Microarchitectural Data Sampling (MDS_NO): NO * CPU explicitly indicates not being vulnerable to TSX Asynchronous Abort (TAA_NO): NO * CPU explicitly indicates not being vulnerable to iTLB Multihit (PSCHANGE_MSC_NO): NO * CPU explicitly indicates having MSR for TSX control (TSX_CTRL_MSR): NO * CPU supports Transactional Synchronization Extensions (TSX): YES (RTM feature bit) ``` <sup>157</sup> https://github.com/speed47/spectre-meltdown-checker ``` * CPU supports Software Guard Extensions (SGX): NO * CPU supports Special Register Buffer Data Sampling (SRBDS): NO * CPU microcode is known to cause stability problems: NO (family 0 \times 6 model 0 \times 55 stepping 0 \times 4 →ucode 0x2000065 cpuid 0x50654) * CPU microcode is the latest known available version: NO (latest version is 0x2006b06 dated 2021/ →03/08 according to builtin firmwares DB v191+i20210217) * CPU vulnerability to the speculative execution attack variants \star Affected by CVE-2017-5753 (Spectre Variant 1, bounds check bypass): YES * Affected by CVE-2017-5715 (Spectre Variant 2, branch target injection): YES \star Affected by CVE-2017-5754 (Variant 3, Meltdown, rogue data cache load): YES * Affected by CVE-2018-3640 (Variant 3a, rogue system register read): YES * Affected by CVE-2018-3639 (Variant 4, speculative store bypass): YES * Affected by CVE-2018-3615 (Foreshadow (SGX), L1 terminal fault): NO * Affected by CVE-2018-3620 (Foreshadow-NG (OS), L1 terminal fault): YES * Affected by CVE-2018-3646 (Foreshadow-NG (VMM), L1 terminal fault): YES * Affected by CVE-2018-12126 (Fallout, microarchitectural store buffer data sampling (MSBDS)): YES * Affected by CVE-2018-12130 (ZombieLoad, microarchitectural fill buffer data sampling (MFBDS)):_ YES * Affected by CVE-2018-12127 (RIDL, microarchitectural load port data sampling (MLPDS)): YES * Affected by CVE-2019-11091 (RIDL, microarchitectural data sampling uncacheable memory (MDSUM)):_ * Affected by CVE-2019-11135 (ZombieLoad V2, TSX Asynchronous Abort (TAA)): YES * Affected by CVE-2018-12207 (No eXcuses, iTLB Multihit, machine check exception on page size_ * Affected by CVE-2020-0543 (Special Register Buffer Data Sampling (SRBDS)): NO CVE-2017-5753 aka Spectre Variant 1, bounds check bypass * Mitigated according to the /sys interface: YES (Mitigation: usercopy/swapgs barriers and __user_ →pointer sanitization) * Kernel has array_index_mask_nospec: YES (1 occurrence(s) found of x86 64 bits array_index_mask_ →nospec()) * Kernel has the Red Hat/Ubuntu patch: NO * Kernel has mask_nospec64 (arm64): NO * Kernel has array_index_nospec (arm64): NO > STATUS: NOT VULNERABLE (Mitigation: usercopy/swapgs barriers and __user pointer sanitization) CVE-2017-5715 aka Spectre Variant 2, branch target injection * Mitigated according to the /sys interface: YES (Mitigation: Full generic retpoline, IBPB:_ \hookrightarrowconditional, IBRS_FW, STIBP: conditional, RSB filling) * Mitigation 1 * Kernel is compiled with IBRS support: YES * IBRS enabled and active: YES (for firmware code only) * Kernel is compiled with IBPB support: YES * IBPB enabled and active: YES * Kernel has branch predictor hardening (arm): NO * Kernel compiled with retpoline option: YES * Kernel compiled with a retpoline-aware compiler: YES (kernel reports full retpoline_ * Kernel supports RSB filling: YES > STATUS: NOT VULNERABLE (Full retpoline + IBPB are mitigating the vulnerability) CVE-2017-5754 aka Variant 3, Meltdown, rogue data cache load * Mitigated according to the /sys interface: YES (Mitigation: PTI) * Kernel supports Page Table Isolation (PTI): YES * PTI enabled and active: YES * Reduced performance impact of PTI: YES (CPU supports INVPCID, performance impact of PTI will be_ * Running as a Xen PV DomU: NO > STATUS: NOT VULNERABLE (Mitigation: PTI) ``` ``` CVE-2018-3640 aka Variant 3a, rogue system register read * CPU microcode mitigates the vulnerability: YES > STATUS: NOT VULNERABLE (your CPU microcode mitigates the vulnerability) CVE-2018-3639 aka Variant 4, speculative store bypass * Mitigated according to the /sys interface: YES (Mitigation: Speculative Store Bypass disabled via_ →prctl and seccomp) * Kernel supports disabling speculative store bypass (SSB): YES (found in /proc/self/status) * SSB mitigation is enabled and active: YES (per-thread through prctl) * SSB mitigation currently active for selected processes: YES (boltd fwupd irqbalance systemd- →journald systemd-logind systemd-networkd systemd-resolved systemd-timesyncd systemd-udevd) > STATUS: NOT VULNERABLE (Mitigation: Speculative Store Bypass disabled via prctl and seccomp) CVE-2018-3615 aka Foreshadow (SGX), L1 terminal fault * CPU microcode mitigates the vulnerability: N/A > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3620 aka Foreshadow-NG (OS), L1 terminal fault * Mitigated according to the /sys interface: YES (Mitigation: PTE Inversion; VMX: conditional cache_ →flushes, SMT vulnerable) * Kernel supports PTE inversion: YES (found in kernel image) * PTE inversion enabled and active: YES > STATUS: NOT VULNERABLE (Mitigation: PTE Inversion; VMX: conditional cache flushes, SMT vulnerable) CVE-2018-3646 aka Foreshadow-NG (VMM), L1 terminal fault * Information from the /sys interface: Mitigation: PTE Inversion; VMX: conditional cache flushes, _ →SMT vulnerable * This system is a host running a hypervisor: NO * Mitigation 1 (KVM) * EPT is disabled: NO * Mitigation 2 * L1D flush is supported by kernel: YES (found flush_l1d in /proc/cpuinfo) * L1D flush enabled: YES (conditional flushes) * Hardware-backed L1D flush supported: YES (performance impact of the mitigation will be greatly_ * Hyper-Threading (SMT) is enabled: YES > STATUS: NOT VULNERABLE (this system is not running a hypervisor) CVE-2018-12126 aka Fallout, microarchitectural store buffer data sampling (MSBDS) * Mitigated according to the /sys interface: YES (Mitigation: Clear CPU buffers; SMT vulnerable) * Kernel supports using MD_CLEAR mitigation: YES (md_clear found in /proc/cpuinfo) * Kernel mitigation is enabled and active: YES * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (Your microcode and kernel are both up to date for this mitigation, and_ →mitigation is enabled) CVE-2018-12130 aka ZombieLoad, microarchitectural fill buffer data sampling (MFBDS) * Mitigated according to the /sys interface: YES (Mitigation: Clear CPU buffers; SMT vulnerable) * Kernel supports using MD_CLEAR mitigation: YES (md_clear found in /proc/cpuinfo) * Kernel mitigation is enabled and active: YES * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (Your microcode and kernel are both up to date for this mitigation, and_ →mitigation is enabled) CVE-2018-12127 aka RIDL, microarchitectural load port data sampling (MLPDS) * Mitigated according to the /sys interface: YES (Mitigation: Clear CPU buffers; SMT vulnerable) * Kernel supports using MD_CLEAR mitigation: YES (md_clear found in /proc/cpuinfo) * Kernel mitigation is enabled and active: YES * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (Your microcode and kernel are both up to date for this mitigation, and →mitigation is enabled) ``` ``` CVE-2019-11091 aka RIDL, microarchitectural data sampling uncacheable memory (MDSUM) * Mitigated according to the /sys interface: YES (Mitigation: Clear CPU buffers; SMT vulnerable) * Kernel supports using MD_CLEAR mitigation: YES (md_clear found in /proc/cpuinfo) * Kernel mitigation is enabled and active: YES * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (Your microcode and kernel are both up to date for this mitigation, and_ →mitigation is enabled) CVE-2019-11135 aka ZombieLoad V2, TSX Asynchronous Abort (TAA) * Mitigated according to the /sys interface: YES (Mitigation: Clear CPU buffers; SMT vulnerable) * TAA mitigation is supported by kernel: YES (found tsx_async_abort in kernel image) * TAA mitigation enabled and active: YES (Mitigation: Clear CPU buffers; SMT vulnerable) > STATUS: NOT VULNERABLE (Mitigation: Clear CPU buffers; SMT vulnerable) CVE-2018-12207 aka No eXcuses, iTLB Multihit, machine check exception on page size changes (MCEPSC) * Mitigated according to the /sys interface: YES (KVM: Mitigation: Split huge pages) \star This system is a host running a hypervisor: NO * iTLB Multihit mitigation is supported by kernel: YES (found itlb_multihit in kernel image) * iTLB Multihit mitigation enabled and active: YES (KVM: Mitigation: Split huge pages) > STATUS: NOT VULNERABLE (this system is not running a hypervisor) CVE-2020-0543 aka Special Register Buffer Data Sampling (SRBDS) * Mitigated according to the /sys interface: YES (Not affected) * SRBDS mitigation control is supported by the kernel: YES (found SRBDS implementation evidence in_ ⇒kernel image. Your kernel is up to date for SRBDS mitigation) * SRBDS mitigation control is enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) > SUMMARY: CVE-2017-5753:OK CVE-2017-5715:OK CVE-2017-5754:OK CVE-2018-3640:OK CVE-2018-3639:OK CVE- →2018-3615:0K CVE-2018-3620:0K CVE-2018-3646:0K CVE-2018-12126:0K CVE-2018-12130:0K CVE-2018- →12127:0K CVE-2019-11091:0K CVE-2019-11135:0K CVE-2018-12207:0K CVE-2020-0543:0K Spectre and Meltdown mitigation detection tool v0.44+ Checking for vulnerabilities on current system Kernel is Linux 5.4.0-65-generic #73-Ubuntu SMP Mon Jan 18 17:25:17 UTC 2021 x86_64 CPU is Intel(R) Atom(TM) CPU C3858 @ 2.00GHz Hardware check * Hardware support (CPU microcode) for mitigation techniques * Indirect Branch Restricted Speculation (IBRS) * SPEC_CTRL MSR is available: YES ``` \* CPU indicates IBRS capability: YES (SPEC\_CTRL feature bit) \* Indirect Branch Prediction Barrier (IBPB) \* PRED\_CMD MSR is available: YES \* CPU indicates IBPB capability: YES (SPEC\_CTRL feature bit) \* Single Thread Indirect Branch Predictors (STIBP) \* SPEC\_CTRL MSR is available: YES \* CPU indicates STIBP capability: YES (Intel STIBP feature bit) \* Speculative Store Bypass Disable (SSBD) \* CPU indicates SSBD capability: NO \* L1 data cache invalidation \* FLUSH\_CMD MSR is available: NO \* CPU indicates L1D flush capability: NO \* Microarchitectural Data Sampling $\star$ VERW instruction is available: NO \* Enhanced IBRS (IBRS\_ALL) \* CPU indicates ARCH\_CAPABILITIES MSR availability: YES \* ARCH\_CAPABILITIES MSR advertises IBRS\_ALL capability: NO \* CPU explicitly indicates not being vulnerable to Meltdown/L1TF (RDCL\_NO): YES (continues on next page) ``` * CPU explicitly indicates not being vulnerable to Variant 4 (SSB_NO): NO * CPU/Hypervisor indicates L1D flushing is not necessary on this system: NO \star Hypervisor indicates host CPU might be vulnerable to RSB underflow (RSBA): NO * CPU explicitly indicates not being vulnerable to Microarchitectural Data Sampling (MDS_NO): NO * CPU explicitly indicates not being vulnerable to TSX Asynchronous Abort (TAA_NO): NO * CPU explicitly indicates not being vulnerable to iTLB Multihit (PSCHANGE_MSC_NO): NO \star CPU explicitly indicates having MSR {\bf for} TSX control (TSX_CTRL_MSR): NO * CPU supports Transactional Synchronization Extensions (TSX): NO * CPU supports Software Guard Extensions (SGX): NO * CPU supports Special Register Buffer Data Sampling (SRBDS): NO * CPU microcode is known to cause stability problems: NO (family 0x6 model 0x5f stepping 0x1_ →ucode 0x20 cpuid 0x506f1) * CPU microcode is the latest known available version: NO (latest version is 0x34 dated 2020/10/ →23 according to builtin firmwares DB v191+i20210217) * CPU vulnerability to the speculative execution attack variants * Affected by CVE-2017-5753 (Spectre Variant 1, bounds check bypass): YES * Affected by CVE-2017-5715 (Spectre Variant 2, branch target injection): YES \star Affected by CVE-2017-5754 (Variant 3, Meltdown, rogue data cache load): NO * Affected by CVE-2018-3640 (Variant 3a, rogue system register read): YES * Affected by CVE-2018-3639 (Variant 4, speculative store bypass): YES * Affected by CVE-2018-3615 (Foreshadow (SGX), L1 terminal fault): NO * Affected by CVE-2018-3620 (Foreshadow-NG (OS), L1 terminal fault): NO * Affected by CVE-2018-3646 (Foreshadow-NG (VMM), L1 terminal fault): NO * Affected by CVE-2018-12126 (Fallout, microarchitectural store buffer data sampling (MSBDS)): NO * Affected by CVE-2018-12130 (ZombieLoad, microarchitectural fill buffer data sampling (MFBDS)):_ H00 * Affected by CVE-2018-12127 (RIDL, microarchitectural load port data sampling (MLPDS)): NO * Affected by CVE-2019-11091 (RIDL, microarchitectural data sampling uncacheable memory (MDSUM)): * Affected by CVE-2019-11135 (ZombieLoad V2, TSX Asynchronous Abort (TAA)): NO * Affected by CVE-2018-12207 (No eXcuses, iTLB Multihit, machine check exception on page size_ * Affected by CVE-2020-0543 (Special Register Buffer Data Sampling (SRBDS)): NO CVE-2017-5753 aka Spectre Variant 1, bounds check bypass * Mitigated according to the /sys interface: YES (Mitigation: usercopy/swapgs barriers and __user_ →pointer sanitization) * Kernel has array_index_mask_nospec: YES (1 occurrence(s) found of x86 64 bits array_index_mask_ →nospec()) * Kernel has the Red Hat/Ubuntu patch: NO * Kernel has mask_nospec64 (arm64): NO * Kernel has array_index_nospec (arm64): NO > STATUS: NOT VULNERABLE (Mitigation: usercopy/swapgs barriers and __user pointer sanitization) CVE-2017-5715 aka Spectre Variant 2, branch target injection * Mitigated according to the /sys interface: YES (Mitigation: Full generic retpoline, IBPB:_ * Mitigation 1 * Kernel is compiled with IBRS support: YES * IBRS enabled and active: YES (for firmware code only) * Kernel is compiled with IBPB support: YES * IBPB enabled and active: YES * Mitigation 2 * Kernel has branch predictor hardening (arm): NO * Kernel compiled with retpoline option: YES * Kernel compiled with a retpoline-aware compiler: YES (kernel reports full retpoline_ > STATUS: NOT VULNERABLE (Full retpoline + IBPB are mitigating the vulnerability) CVE-2017-5754 aka Variant 3, Meltdown, rogue data cache load * Mitigated according to the /sys interface: YES (Not affected) ``` ``` * Kernel supports Page Table Isolation (PTI): YES * PTI enabled and active: NO * Reduced performance impact of PTI: NO (PCID/INVPCID not supported, performance impact of PTI_ →will be significant) * Running as a Xen PV DomU: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3640 aka Variant 3a, rogue system register read * CPU microcode mitigates the vulnerability: NO > STATUS: VULNERABLE (an up-to-date CPU microcode is needed to mitigate this vulnerability) CVE-2018-3639 aka Variant 4, speculative store bypass * Mitigated according to the /sys interface: NO (Vulnerable) * Kernel supports disabling speculative store bypass (SSB): YES (found in /proc/self/status) * SSB mitigation is enabled and active: NO > STATUS: VULNERABLE (Your CPU doesnt support SSBD) CVE-2018-3615 aka Foreshadow (SGX), L1 terminal fault \star CPU microcode mitigates the vulnerability: N/A > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3620 aka Foreshadow-NG (OS), L1 terminal fault * Mitigated according to the /sys interface: YES (Not affected) * Kernel supports PTE inversion: YES (found in kernel image) * PTE inversion enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3646 aka Foreshadow-NG (VMM), L1 terminal fault * Information from the /sys interface: Not affected * This system is a host running a hypervisor: NO * Mitigation 1 (KVM) * EPT is disabled: NO * Mitigation 2 * L1D flush is supported by kernel: YES (found flush_l1d in kernel image) * L1D flush enabled: NO * Hardware-backed L1D flush supported: NO (flush will be done in software, this is slower) * Hyper-Threading (SMT) is enabled: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12126 aka Fallout, microarchitectural store buffer data sampling (MSBDS) * Mitigated according to the /sys interface: YES (Not affected) * Kernel supports using MD_CLEAR mitigation: YES (found md_clear implementation evidence in kernel_ * Kernel mitigation is enabled and active: NO * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12130 aka ZombieLoad, microarchitectural fill buffer data sampling (MFBDS) * Mitigated according to the /sys interface: YES (Not affected) * Kernel supports using MD_CLEAR mitigation: YES (found md_clear implementation evidence in kernel_ * Kernel mitigation is enabled and active: NO * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12127 aka RIDL, microarchitectural load port data sampling (MLPDS) * Mitigated according to the /sys interface: YES (Not affected) * Kernel supports using MD_CLEAR mitigation: YES (found md_clear implementation evidence in kernel_ →image) \star Kernel mitigation is enabled and active: NO * SMT is either mitigated or disabled: NO ``` ``` > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2019-11091 aka RIDL, microarchitectural data sampling uncacheable memory (MDSUM) * Mitigated according to the /sys interface: YES (Not affected) * Kernel supports using MD_CLEAR mitigation: YES (found md_clear implementation evidence in kernel_ →image) * Kernel mitigation is enabled and active: NO * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2019-11135 aka ZombieLoad V2, TSX Asynchronous Abort (TAA) * Mitigated according to the /sys interface: YES (Not affected) * TAA mitigation is supported by kernel: YES (found tsx_async_abort in kernel image) * TAA mitigation enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12207 aka No eXcuses, iTLB Multihit, machine check exception on page size changes (MCEPSC) * Mitigated according to the /sys interface: YES (Not affected) * This system is a host running a hypervisor: NO * iTLB Multihit mitigation is supported by kernel: YES (found itlb_multihit in kernel image) * iTLB Multihit mitigation enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2020-0543 aka Special Register Buffer Data Sampling (SRBDS) * Mitigated according to the /sys interface: YES (Not affected) * SRBDS mitigation control is supported by the kernel: YES (found SRBDS implementation evidence in_ →kernel image. Your kernel is up to date for SRBDS mitigation) \star SRBDS mitigation control is enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) > SUMMARY: CVE-2017-5753:OK CVE-2017-5715:OK CVE-2017-5754:OK CVE-2018-3640:KO CVE-2018-3639:KO CVE- →2018-3615:0K CVE-2018-3620:0K CVE-2018-3646:0K CVE-2018-12126:0K CVE-2018-12130:0K CVE-2018- →12127:0K CVE-2019-11091:0K CVE-2019-11135:0K CVE-2018-12207:0K CVE-2020-0543:0K ``` #### **TaiShan** Following sections include sample calibration data measured on s17-t33-sut1 server running in one of the Cortex-A72 testbeds. Calibration data obtained from all other servers in TaiShan testbeds shows the same or similar values. ### Linux cmdline #### Linux uname ``` $ uname -a ``` Linux 5.4.0-65-generic #73-Ubuntu SMP Mon Jan 18 17:25:17 UTC 2021 x86\_64 x86\_64 x86\_64 GNU/Linux # **System-level Core Jitter** \$ sudo taskset -c 3 /home/testuser/pma\_tools/jitter/jitter -i 20 Linux Jitter testing program version 1.9 Iterations=30 The pragram will execute a dummy function 80000 times Display is updated every 20000 displayUpdate intervals Thread affinity will be set to core\_id:7 Timings are in CPU Core cycles $\label{localization} Inst\_Min: \qquad \mbox{Minimum Excution time during the display update interval(default is $^{-1}$ second)} \\ Inst\_Max: \qquad \mbox{Maximum Excution time during the display update interval(default is $^{-1}$ second)} \\$ Inst\_jitter: Jitter in the Excution time during rhe display update interval. This is the value of\_ →interest last\_Exec: The Excution time of last iteration just before the display update Abs\_Min: Absolute Minimum Excution time since the program started or statistics were reset Abs\_Max: Absolute Maximum Excution time since the program started or statistics were reset Sample No: Sample number | Inst_Min<br>⊶Sample No | Inst_Max | Inst_jitter | last_Exec | Abs_min | Abs_max | tmp | Interval | u | |------------------------|----------|-------------|-----------|---------|---------|------------|------------|----------| | 160022<br>→1 | 172254 | 12232 | 160042 | 160022 | 172254 | 1903230976 | 3204401362 | u u | | 160022<br>→2 | 173148 | 13126 | 160044 | 160022 | 173148 | 814809088 | 3204619316 | <u>.</u> | | 160022<br>→3 | 169460 | 9438 | 160044 | 160022 | 173148 | 4021354496 | 3204391306 | <u>.</u> | | 160024<br>→4 | 170270 | 10246 | 160044 | 160022 | 173148 | 2932932608 | 3204385830 | u | | 160022 | 169660 | 9638 | 160044 | 160022 | 173148 | 1844510720 | 3204387290 | u | | →5<br>160022 | 169410 | 9388 | 160040 | 160022 | 173148 | 756088832 | 3204375832 | u | | | 169012 | 8990 | 160042 | 160022 | 173148 | 3962634240 | 3204378924 | u | | →7<br>160022 | 169556 | 9534 | 160044 | 160022 | 173148 | 2874212352 | 3204374882 | u u | | →8<br>160022 | 171684 | 11662 | 160042 | 160022 | 173148 | 1785790464 | 3204394596 | u u | | →9<br>160022 | 171546 | 11524 | 160024 | 160022 | 173148 | 697368576 | 3204602774 | L | | →10<br>160022 | 169248 | 9226 | 160042 | 160022 | 173148 | 3903913984 | 3204401676 | L | | | 168458 | 8436 | 160042 | 160022 | 173148 | 2815492096 | 3204256350 | u u | | →12<br>160022 | 169574 | 9552 | 160044 | 160022 | 173148 | 1727070208 | 3204278116 | u u | | ⊶13<br>160022 | 169352 | 9330 | 160044 | 160022 | 173148 | 638648320 | 3204327234 | u | | | 169100 | 9078 | 160044 | 160022 | 173148 | 3845193728 | 3204388132 | u u | | →15 160022 →16 | 169338 | 9316 | 160042 | 160022 | 173148 | 2756771840 | 3204380724 | <u>.</u> | | <del></del> 10 | | | | | | | | | (continues on next page) | / | • | | ١. | |------------|------|----------|-------| | (continued | trom | previous | page) | | | | | | | | (continued from prev | lous page, | |-------------|--------|-------|--------|--------|--------|-----------------------|------------| | 160022 | 170828 | 10806 | 160046 | 160022 | 173148 | 1668349952 3204430452 | I. | | <u></u> →17 | | | | | | | | | 160022 | 173162 | 13140 | 160026 | 160022 | 173162 | 579928064 3204611318 | | | <b>⇔</b> 18 | | | | | | | | | 160022 | 170482 | 10460 | 160042 | 160022 | 173162 | 3786473472 3204389896 | u u | | <b>⇔</b> 19 | | | | | | | | | 160024 | 170704 | 10680 | 160044 | 160022 | 173162 | 2698051584 3204422126 | u u | | <b>⇔</b> 20 | | | | | | | | | 160024 | 169302 | 9278 | 160044 | 160022 | 173162 | 1609629696 3204397334 | a a | | <b>→</b> 21 | | | | | | | | | 160022 | 171848 | 11826 | 160044 | 160022 | 173162 | 521207808 3204389818 | <u>.</u> | | <b>→</b> 22 | | | | | | | | | 160022 | 169438 | 9416 | 160042 | 160022 | 173162 | 3727753216 3204395382 | <u>.</u> | | <b>⇔</b> 23 | | | | | | | | | 160022 | 169312 | 9290 | 160042 | 160022 | 173162 | 2639331328 3204371202 | <u>.</u> | | <b>⇔</b> 24 | | | | | | | | | 160022 | 171368 | 11346 | 160044 | 160022 | 173162 | 1550909440 3204440464 | u u | | <b>⇔</b> 25 | | | | | | | | | 160022 | 171998 | 11976 | 160042 | 160022 | 173162 | 462487552 3204609440 | u u | | <b>→</b> 26 | | | | | | | | | 160022 | 169740 | 9718 | 160046 | 160022 | 173162 | 3669032960 3204405826 | u u | | <b>⇔</b> 27 | | | | | | | | | 160022 | 169610 | 9588 | 160044 | 160022 | 173162 | 2580611072 3204390608 | <u>.</u> | | <b>⇔</b> 28 | | | | | | | | | 160022 | 169254 | 9232 | 160044 | 160022 | 173162 | 1492189184 3204399760 | <u>.</u> | | <b>⇔</b> 29 | | | | | | | | | 160022 | 169386 | 9364 | 160046 | 160022 | 173162 | 403767296 3204417762 | ı ı | | <b>→</b> 30 | | | | | | | | | · | | | | | | | | # **Spectre and Meltdown Checks** Following section displays the output of a running shell script to tell if system is vulnerable against the several "speculative execution" CVEs that were made public in 2018. Script is available on Spectre & Meltdown Checker Github $^{158}$ . ``` Spectre and Meltdown mitigation detection tool v0.44+ Checking for vulnerabilities on current system Kernel is Linux 5.4.0-65-generic #73-Ubuntu SMP Mon Jan 18 17:25:17 UTC 2021 x86_64 CPU is Intel(R) Xeon(R) Platinum 8180 CPU @ 2.50GHz Hardware check * Hardware support (CPU microcode) for mitigation techniques * Indirect Branch Restricted Speculation (IBRS) * SPEC_CTRL MSR is available: YES * CPU indicates IBRS capability: YES (SPEC_CTRL feature bit) * Indirect Branch Prediction Barrier (IBPB) * PRED_CMD MSR is available: YES * CPU indicates IBPB capability: YES (SPEC_CTRL feature bit) * Single Thread Indirect Branch Predictors (STIBP) * SPEC_CTRL MSR is available: YES * CPU indicates STIBP capability: YES (Intel STIBP feature bit) * Speculative Store Bypass Disable (SSBD) * CPU indicates SSBD capability: YES (Intel SSBD) * L1 data cache invalidation * FLUSH_CMD MSR is available: YES * CPU indicates L1D flush capability: YES (L1D flush feature bit) ``` $<sup>^{158}\</sup> https://github.com/speed47/spectre-meltdown-checker$ ``` * Microarchitectural Data Sampling * VERW instruction is available: YES (MD_CLEAR feature bit) * Enhanced IBRS (IBRS_ALL) * CPU indicates ARCH_CAPABILITIES MSR availability: NO * ARCH_CAPABILITIES MSR advertises IBRS_ALL capability: NO * CPU explicitly indicates not being vulnerable to Meltdown/L1TF (RDCL_NO): NO \star CPU explicitly indicates not being vulnerable to Variant 4 (SSB_NO): NO * CPU/Hypervisor indicates L1D flushing is not necessary on this system: NO * Hypervisor indicates host CPU might be vulnerable to RSB underflow (RSBA): NO * CPU explicitly indicates not being vulnerable to Microarchitectural Data Sampling (MDS_NO): NO * CPU explicitly indicates not being vulnerable to TSX Asynchronous Abort (TAA_NO): NO * CPU explicitly indicates not being vulnerable to iTLB Multihit (PSCHANGE_MSC_NO): NO * CPU explicitly indicates having MSR for TSX control (TSX_CTRL_MSR): NO * CPU supports Transactional Synchronization Extensions (TSX): YES (RTM feature bit) * CPU supports Software Guard Extensions (SGX): NO * CPU supports Special Register Buffer Data Sampling (SRBDS): NO * CPU microcode is known to cause stability problems: NO (family 0 \times 6 model 0 \times 55 stepping 0 \times 4 →ucode 0x2000065 cpuid 0x50654) \star CPU microcode is the latest known available version: NO (latest version is 0x2006b06 dated 2021/ →03/08 according to builtin firmwares DB v191+i20210217) * CPU vulnerability to the speculative execution attack variants * Affected by CVE-2017-5753 (Spectre Variant 1, bounds check bypass): YES * Affected by CVE-2017-5715 (Spectre Variant 2, branch target injection): YES * Affected by CVE-2017-5754 (Variant 3, Meltdown, rogue data cache load): YES * Affected by CVE-2018-3640 (Variant 3a, rogue system register read): YES * Affected by CVE-2018-3639 (Variant 4, speculative store bypass): YES \star Affected by CVE-2018-3615 (Foreshadow (SGX), L1 terminal fault): NO \star Affected by CVE-2018-3620 (Foreshadow-NG (OS), L1 terminal fault): YES \star Affected by CVE-2018-3646 (Foreshadow-NG (VMM), L1 terminal fault): YES * Affected by CVE-2018-12126 (Fallout, microarchitectural store buffer data sampling (MSBDS)): YES * Affected by CVE-2018-12130 (ZombieLoad, microarchitectural fill buffer data sampling (MFBDS)):_ YES * Affected by CVE-2018-12127 (RIDL, microarchitectural load port data sampling (MLPDS)): YES * Affected by CVE-2019-11091 (RIDL, microarchitectural data sampling uncacheable memory (MDSUM)):_ * Affected by CVE-2019-11135 (ZombieLoad V2, TSX Asynchronous Abort (TAA)): YES * Affected by CVE-2018-12207 (No eXcuses, iTLB Multihit, machine check exception on page size_ * Affected by CVE-2020-0543 (Special Register Buffer Data Sampling (SRBDS)): NO CVE-2017-5753 aka Spectre Variant 1, bounds check bypass * Mitigated according to the /sys interface: YES (Mitigation: usercopy/swapgs barriers and __user_ →pointer sanitization) * Kernel has array_index_mask_nospec: YES (1 occurrence(s) found of x86 64 bits array_index_mask_ * Kernel has the Red Hat/Ubuntu patch: NO * Kernel has mask_nospec64 (arm64): NO * Kernel has array_index_nospec (arm64): NO > STATUS: NOT VULNERABLE (Mitigation: usercopy/swapgs barriers and __user pointer sanitization) CVE-2017-5715 aka Spectre Variant 2, branch target injection * Mitigated according to the /sys interface: YES (Mitigation: Full generic retpoline, IBPB:_ * Mitigation 1 * Kernel is compiled with IBRS support: YES * IBRS enabled and active: YES (for firmware code only) * Kernel is compiled with IBPB support: YES * IBPB enabled and active: YES * Mitigation 2 * Kernel has branch predictor hardening (arm): NO * Kernel compiled with retpoline option: YES ``` ``` * Kernel compiled with a retpoline-aware compiler: YES (kernel reports full retpoline_ * Kernel supports RSB filling: YES > STATUS: NOT VULNERABLE (Full retpoline + IBPB are mitigating the vulnerability) CVE-2017-5754 aka Variant 3, Meltdown, rogue data cache load * Mitigated according to the /sys interface: YES (Mitigation: PTI) * Kernel supports Page Table Isolation (PTI): YES * PTI enabled and active: YES * Reduced performance impact of PTI: YES (CPU supports INVPCID, performance impact of PTI will be_ * Running as a Xen PV DomU: NO > STATUS: NOT VULNERABLE (Mitigation: PTI) CVE-2018-3640 aka Variant 3a, rogue system register read * CPU microcode mitigates the vulnerability: YES > STATUS: NOT VULNERABLE (your CPU microcode mitigates the vulnerability) CVE-2018-3639 aka Variant 4, speculative store bypass * Mitigated according to the /sys interface: YES (Mitigation: Speculative Store Bypass disabled via_ →prctl and seccomp) * Kernel supports disabling speculative store bypass (SSB): YES (found in /proc/self/status) * SSB mitigation is enabled and active: YES (per-thread through prctl) * SSB mitigation currently active for selected processes: YES (boltd fwupd irqbalance systemd- \rightarrowjournald systemd-logind systemd-networkd systemd-resolved systemd-timesyncd systemd-udevd) > STATUS: NOT VULNERABLE (Mitigation: Speculative Store Bypass disabled via prctl and seccomp) CVE-2018-3615 aka Foreshadow (SGX), L1 terminal fault * CPU microcode mitigates the vulnerability: N/A > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3620 aka Foreshadow-NG (OS), L1 terminal fault * Mitigated according to the /sys interface: YES (Mitigation: PTE Inversion; VMX: conditional cache_ →flushes, SMT vulnerable) * Kernel supports PTE inversion: YES (found in kernel image) * PTE inversion enabled and active: YES > STATUS: NOT VULNERABLE (Mitigation: PTE Inversion; VMX: conditional cache flushes, SMT vulnerable) CVE-2018-3646 aka Foreshadow-NG (VMM), L1 terminal fault * Information from the /sys interface: Mitigation: PTE Inversion; VMX: conditional cache flushes, _ →SMT vulnerable * This system is a host running a hypervisor: NO * Mitigation 1 (KVM) * EPT is disabled: NO * L1D flush is supported by kernel: YES (found flush_l1d in /proc/cpuinfo) * L1D flush enabled: YES (conditional flushes) * Hardware-backed L1D flush supported: YES (performance impact of the mitigation will be greatly_ →reduced) * Hyper-Threading (SMT) is enabled: YES > STATUS: NOT VULNERABLE (this system is not running a hypervisor) CVE-2018-12126 aka Fallout, microarchitectural store buffer data sampling (MSBDS) * Mitigated according to the /sys interface: YES (Mitigation: Clear CPU buffers; SMT vulnerable) * Kernel supports using MD_CLEAR mitigation: YES (md_clear found in /proc/cpuinfo) * Kernel mitigation is enabled and active: YES * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (Your microcode and kernel are both up to date for this mitigation, and_ →mitigation is enabled) CVE-2018-12130 aka ZombieLoad, microarchitectural fill buffer data sampling (MFBDS) ``` ``` * Mitigated according to the /sys interface: YES (Mitigation: Clear CPU buffers; SMT vulnerable) * Kernel supports using MD_CLEAR mitigation: YES (md_clear found in /proc/cpuinfo) * Kernel mitigation is enabled and active: YES \star SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (Your microcode and kernel are both up to date for this mitigation, and_ →mitigation is enabled) CVE-2018-12127 aka RIDL, microarchitectural load port data sampling (MLPDS) * Mitigated according to the /sys interface: YES (Mitigation: Clear CPU buffers; SMT vulnerable) * Kernel supports using MD_CLEAR mitigation: YES (md_clear found in /proc/cpuinfo) * Kernel mitigation is enabled and active: YES * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (Your microcode and kernel are both up to date for this mitigation, and_ →mitigation is enabled) CVE-2019-11091 aka RIDL, microarchitectural data sampling uncacheable memory (MDSUM) * Mitigated according to the /sys interface: YES (Mitigation: Clear CPU buffers; SMT vulnerable) * Kernel supports using MD_CLEAR mitigation: YES (md_clear found in /proc/cpuinfo) * Kernel mitigation is enabled and active: YES * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (Your microcode and kernel are both up to date for this mitigation, and_ →mitigation is enabled) CVE-2019-11135 aka ZombieLoad V2, TSX Asynchronous Abort (TAA) * Mitigated according to the /sys interface: YES (Mitigation: Clear CPU buffers; SMT vulnerable) * TAA mitigation is supported by kernel: YES (found tsx_async_abort in kernel image) * TAA mitigation enabled and active: YES (Mitigation: Clear CPU buffers; SMT vulnerable) > STATUS: NOT VULNERABLE (Mitigation: Clear CPU buffers; SMT vulnerable) CVE-2018-12207 aka No eXcuses, iTLB Multihit, machine check exception on page size changes (MCEPSC) * Mitigated according to the /sys interface: YES (KVM: Mitigation: Split huge pages) * This system is a host running a hypervisor: NO * iTLB Multihit mitigation is supported by kernel: YES (found itlb_multihit in kernel image) * iTLB Multihit mitigation enabled and active: YES (KVM: Mitigation: Split huge pages) > STATUS: NOT VULNERABLE (this system is not running a hypervisor) CVE-2020-0543 aka Special Register Buffer Data Sampling (SRBDS) * Mitigated according to the /sys interface: YES (Not affected) \star SRBDS mitigation control is supported by the kernel: YES (found SRBDS implementation evidence in ⇒kernel image. Your kernel is up to date for SRBDS mitigation) * SRBDS mitigation control is enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) > SUMMARY: CVE-2017-5753:OK CVE-2017-5715:OK CVE-2017-5754:OK CVE-2018-3640:OK CVE-2018-3639:OK CVE- →2018-3615:0K CVE-2018-3620:0K CVE-2018-3646:0K CVE-2018-12126:0K CVE-2018-12130:0K CVE-2018- →12127:0K CVE-2019-11091:0K CVE-2019-11135:0K CVE-2018-12207:0K CVE-2020-0543:0K ``` ``` Spectre and Meltdown mitigation detection tool v0.44+ ``` Checking for vulnerabilities on current system Kernel is Linux 5.4.0-65-generic #73-Ubuntu SMP Mon Jan 18 17:27:25 UTC 2021 aarch64 CPU is ARM v8 model 0xd08 Hardware check - \* CPU vulnerability to the speculative execution attack variants - $\star$ Affected by CVE-2017-5753 (Spectre Variant 1, bounds check bypass): YES - \* Affected by CVE-2017-5715 (Spectre Variant 2, branch target injection): YES - $\star$ Affected by CVE-2017-5754 (Variant 3, Meltdown, rogue data cache load): NO - $\star$ Affected by CVE-2018-3640 (Variant 3a, rogue system register read): YES - \* Affected by CVE-2018-3639 (Variant 4, speculative store bypass): YES - $\star$ Affected by CVE-2018-3615 (Foreshadow (SGX), L1 terminal fault): NO (continues on next page) 991 ``` * Affected by CVE-2018-3620 (Foreshadow-NG (OS), L1 terminal fault): NO * Affected by CVE-2018-3646 (Foreshadow-NG (VMM), L1 terminal fault): NO * Affected by CVE-2018-12126 (Fallout, microarchitectural store buffer data sampling (MSBDS)): NO * Affected by CVE-2018-12130 (ZombieLoad, microarchitectural fill buffer data sampling (MFBDS)):_ * Affected by CVE-2018-12127 (RIDL, microarchitectural load port data sampling (MLPDS)): NO * Affected by CVE-2019-11091 (RIDL, microarchitectural data sampling uncacheable memory (MDSUM)):_ * Affected by CVE-2019-11135 (ZombieLoad V2, TSX Asynchronous Abort (TAA)): NO * Affected by CVE-2018-12207 (No eXcuses, iTLB Multihit, machine check exception on page size_ * Affected by CVE-2020-0543 (Special Register Buffer Data Sampling (SRBDS)): NO CVE-2017-5753 aka Spectre Variant 1, bounds check bypass * Mitigated according to the /sys interface: YES (Mitigation: __user pointer sanitization) * Kernel has array_index_mask_nospec: NO * Kernel has the Red Hat/Ubuntu patch: NO * Kernel has mask_nospec64 (arm64): NO * Kernel has array_index_nospec (arm64): NO * Checking count of LFENCE instructions following a jump in kernel... NO (only 0 jump-then-lfence_ ⇒instructions found, should be >= 30 (heuristic)) > STATUS: NOT VULNERABLE (Mitigation: __user pointer sanitization) CVE-2017-5715 aka Spectre Variant 2, branch target injection * Mitigated according to the /sys interface: NO (Vulnerable) * Mitigation 1 \star Kernel is compiled with IBRS support: YES * IBRS enabled and active: NO * Kernel is compiled with IBPB support: NO * IBPB enabled and active: NO * Mitigation 2 * Kernel has branch predictor hardening (arm): YES * Kernel compiled with retpoline option: NO > STATUS: NOT VULNERABLE (Branch predictor hardening mitigates the vulnerability) CVE-2017-5754 aka Variant 3, Meltdown, rogue data cache load * Mitigated according to the /sys interface: YES (Not affected) * Kernel supports Page Table Isolation (PTI): YES * PTI enabled and active: UNKNOWN (dmesg truncated, please reboot and relaunch this script) * Reduced performance impact of PTI: NO (PCID/INVPCID not supported, performance impact of PTI_ →will be significant) * Running as a Xen PV DomU: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3640 aka Variant 3a, rogue system register read * CPU microcode mitigates the vulnerability: NO > STATUS: VULNERABLE (an up-to-date CPU microcode is needed to mitigate this vulnerability) CVE-2018-3639 aka Variant 4, speculative store bypass * Mitigated according to the /sys interface: NO (Vulnerable) * Kernel supports disabling speculative store bypass (SSB): YES (found in /proc/self/status) * SSB mitigation is enabled and active: NO > STATUS: VULNERABLE (Your CPU doesnt support SSBD) CVE-2018-3615 aka Foreshadow (SGX), L1 terminal fault * CPU microcode mitigates the vulnerability: N/A > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3620 aka Foreshadow-NG (OS), L1 terminal fault * Mitigated according to the /sys interface: YES (Not affected) * Kernel supports PTE inversion: NO ``` ``` * PTE inversion enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3646 aka Foreshadow-NG (VMM), L1 terminal fault * Information from the /sys interface: Not affected * This system is a host running a hypervisor: NO * Mitigation 1 (KVM) * EPT is disabled: N/A (the kvm_intel module is not loaded) * Mitigation 2 * L1D flush is supported by kernel: NO * L1D flush enabled: NO * Hardware-backed L1D flush supported: NO (flush will be done in software, this is slower) * Hyper-Threading (SMT) is enabled: UNKNOWN > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12126 aka Fallout, microarchitectural store buffer data sampling (MSBDS) * Mitigated according to the /sys interface: YES (Not affected) \star Kernel supports using MD_CLEAR mitigation: NO * Kernel mitigation is enabled and active: NO * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12130 aka ZombieLoad, microarchitectural fill buffer data sampling (MFBDS) * Mitigated according to the /sys interface: YES (Not affected) * Kernel supports using MD_CLEAR mitigation: NO * Kernel mitigation is enabled and active: NO * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12127 aka RIDL, microarchitectural load port data sampling (MLPDS) * Mitigated according to the /sys interface: YES (Not affected) * Kernel supports using MD_CLEAR mitigation: NO * Kernel mitigation is enabled and active: NO * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2019-11091 aka RIDL, microarchitectural data sampling uncacheable memory (MDSUM) * Mitigated according to the /sys interface: YES (Not affected) * Kernel supports using MD_CLEAR mitigation: NO * Kernel mitigation is enabled and active: NO * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2019-11135 aka ZombieLoad V2, TSX Asynchronous Abort (TAA) * Mitigated according to the /sys interface: YES (Not affected) * TAA mitigation is supported by kernel: YES (found tsx_async_abort in kernel image) * TAA mitigation enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12207 aka No eXcuses, iTLB Multihit, machine check exception on page size changes (MCEPSC) * Mitigated according to the /sys interface: YES (Not affected) * This system is a host running a hypervisor: NO * iTLB Multihit mitigation is supported by kernel: YES (found itlb_multihit in kernel image) * iTLB Multihit mitigation enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2020-0543 aka Special Register Buffer Data Sampling (SRBDS) * Mitigated according to the /sys interface: YES (Not affected) * SRBDS mitigation control is supported by the kernel: NO * SRBDS mitigation control is enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) ``` > SUMMARY: CVE-2017-5753:OK CVE-2017-5715:OK CVE-2017-5754:OK CVE-2018-3640:KO CVE-2018-3639:KO CVE →2018-3615:OK CVE-2018-3620:OK CVE-2018-3646:OK CVE-2018-12126:OK CVE-2018-12130:OK CVE-2018 →12127:OK CVE-2019-11091:OK CVE-2019-11135:OK CVE-2018-12207:OK CVE-2020-0543:OK Need more detailed information about mitigation options? Use --explain A false sense of security is worse than no security at all, see --disclaimer ok: [10.30.51.37] => spectre\_meltdown\_poll\_results.stdout\_lines: Spectre and Meltdown mitigation detection tool v0.44+ Checking for vulnerabilities on current system Kernel is Linux 5.4.0-65-generic #73-Ubuntu SMP Mon Jan 18 17:27:25 UTC 2021 aarch64 CPU is ARM v8 model 0xd08 Hardware check \* CPU vulnerability to the speculative execution attack variants - Affected by CVE-2017-5753 (Spectre Variant 1, bounds check bypass): YES - Affected by CVE-2017-5715 (Spectre Variant 2, branch target injection): YES - Affected by CVE-2017-5754 (Variant 3, Meltdown, rogue data cache load): NO - Affected by CVE-2018-3640 (Variant 3a, rogue system register read): YES - Affected by CVE-2018-3639 (Variant 4, speculative store bypass): YES - Affected by CVE-2018-3615 (Foreshadow (SGX), L1 terminal fault): NO - Affected by CVE-2018-3620 (Foreshadow-NG (OS), L1 terminal fault): NO - Affected by CVE-2018-3646 (Foreshadow-NG (VMM), L1 terminal fault): NO - Affected by CVE-2018-12126 (Fallout, microarchitectural store buffer data sampling (MS-BDS)): NO - Affected by CVE-2018-12130 (ZombieLoad, microarchitectural fill buffer data sampling (MF-BDS)): NO - Affected by CVE-2018-12127 (RIDL, microarchitectural load port data sampling (MLPDS)): NO - Affected by CVE-2019-11091 (RIDL, microarchitectural data sampling uncacheable memory (MDSUM)): NO - Affected by CVE-2019-11135 (ZombieLoad V2, TSX Asynchronous Abort (TAA)): NO - Affected by CVE-2018-12207 (No eXcuses, iTLB Multihit, machine check exception on page size changes (MCEPSC)): NO - Affected by CVE-2020-0543 (Special Register Buffer Data Sampling (SRBDS)): NO CVE-2017-5753 aka Spectre Variant 1, bounds check bypass \* Mitigated according to the /sys interface: YES (Mitigation: \_\_user pointer sanitization) \* Kernel has array\_index\_mask\_nospec: NO \* Kernel has the Red Hat/Ubuntu patch: NO \* Kernel has mask\_nospec64 (arm64): NO \* Kernel has array\_index\_nospec (arm64): NO \* Checking count of LFENCE instructions following a jump in kernel... NO (only 0 jump-then-lfence instructions found, should be >= 30 (heuristic)) > STATUS: NOT VULNERABLE (Mitigation: \_\_user pointer sanitization) CVE-2017-5715 aka Spectre Variant 2, branch target injection \* Mitigated according to the /sys interface: NO (Vulnerable) \* Mitigation 1 - Kernel is compiled with IBRS support: YES \* IBRS enabled and active: NO - Kernel is compiled with IBPB support: NO \* IBPB enabled and active: NO - Mitigation 2 \* Kernel has branch predictor hardening (arm): YES \* Kernel compiled with retpoline option: NO > STATUS: NOT VULNERABLE (Branch predictor hardening mitigates the vulnerability) CVE-2017-5754 aka Variant 3, Meltdown, rogue data cache load \* Mitigated according to the /sys interface: YES (Not affected) \* Kernel supports Page Table Isolation (PTI): YES - PTI enabled and active: UNKNOWN (dmesg truncated, please reboot and relaunch this script) - Reduced performance impact of PTI: NO (PCID/INVPCID not supported, performance impact of PTI will be significant) - Running as a Xen PV DomU: NO - > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3640 aka Variant 3a, rogue system register read \* CPU microcode mitigates the vulnerability: NO > STATUS: VULNERABLE (an up-to-date CPU microcode is needed to mitigate this vulnerability) CVE-2018-3639 aka Variant 4, speculative store bypass \* Mitigated according to the /sys interface: NO (Vulnerable) \* Kernel supports disabling speculative store bypass (SSB): YES (found in /proc/self/status) \* SSB mitigation is enabled and active: NO > STATUS: VULNERABLE (Your CPU doesnt support SSBD) CVE-2018-3615 aka Foreshadow (SGX), L1 terminal fault \* CPU microcode mitigates the vulnerability: N/A > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3620 aka Foreshadow-NG (OS), L1 terminal fault \* Mitigated according to the /sys interface: YES (Not affected) \* Kernel supports PTE inversion: NO \* PTE inversion enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3646 aka Foreshadow-NG (VMM), L1 terminal fault \* Information from the /sys interface: Not affected \* This system is a host running a hypervisor: NO \* Mitigation 1 (KVM) - EPT is disabled: N/A (the kvm intel module is not loaded) - Mitigation 2 \* L1D flush is supported by kernel: NO \* L1D flush enabled: NO \* Hardware-backed L1D flush supported: NO (flush will be done in software, this is slower) \* Hyper-Threading (SMT) is enabled: UNKNOWN - > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12126 aka Fallout, microarchitectural store buffer data sampling (MSBDS) \* Mitigated according to the /sys interface: YES (Not affected) \* Kernel supports using MD\_CLEAR mitigation: NO \* Kernel mitigation is enabled and active: NO \* SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12130 aka ZombieLoad, microarchitectural fill buffer data sampling (MFBDS) \* Mitigated according to the /sys interface: YES (Not affected) \* Kernel supports using MD\_CLEAR mitigation: NO \* Kernel mitigation is enabled and active: NO \* SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12127 aka RIDL, microarchitectural load port data sampling (MLPDS) \* Mitigated according to the /sys interface: YES (Not affected) \* Kernel supports using MD\_CLEAR mitigation: NO \* Kernel mitigation is enabled and active: NO \* SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2019-11091 aka RIDL, microarchitectural data sampling uncacheable memory (MDSUM) \* Mitigated according to the /sys interface: YES (Not affected) \* Kernel supports using MD\_CLEAR mitigation: NO \* Kernel mitigation is enabled and active: NO \* SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2019-11135 aka ZombieLoad V2, TSX Asynchronous Abort (TAA) \* Mitigated according to the /sys interface: YES (Not affected) \* TAA mitigation is supported by kernel: YES (found tsx\_async\_abort in kernel image) \* TAA mitigation enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12207 aka No eXcuses, iTLB Multihit, machine check exception on page size changes (MCEPSC) \* Mitigated according to the /sys interface: YES (Not affected) \* This system is a host running a hypervisor: NO \* iTLB Multihit mitigation is supported by kernel: YES (found itlb\_multihit in kernel image) \* iTLB Multihit mitigation enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2020-0543 aka Special Register Buffer Data Sampling (SRBDS) \* Mitigated according to the /sys interface: YES (Not affected) \* SRBDS mitigation control is supported by the kernel: NO \* SRBDS mitigation control is enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) > SUMMARY: CVE-2017-5753:OK CVE-2017-5715:OK CVE-2017-5754:OK CVE-2018-3640:KO CVE-2018-3639:KO CVE-2018-3615:OK CVE-2018-3620:OK CVE-2018-3646:OK CVE-2018-12126:OK CVE-2018-12130:OK CVE-2018-12127:OK CVE-2019-11091:OK CVE-2019-11135:OK CVE-2018-12207:OK CVE-2020-0543:OK #### ThunderX2 Following sections include sample calibration data measured on s27-t34-sut1 server running in one of the ThunderX2 testbeds. #### Linux cmdline ``` $ cat /proc/cmdline BOOT_IMAGE=/boot/vmlinuz-5.4.0-65-generic root=UUID=7d1d0e77-4df0-43df-9619-a99db29ffb83 ro audit=0_ →intel_iommu=on isolcpus=1-27,29-55 nmi_watchdog=0 nohz_full=1-27,29-55 nosoftlockup processor.max_ →cstate=1 rcu_nocbs=1-27,29-55 console=ttyAMA0,115200n8 quiet ``` #### Linux uname ``` $ uname -a Linux 5.4.0-65-generic #73-Ubuntu SMP Mon Jan 18 17:25:17 UTC 2021 x86_64 x86_64 x86_64 GNU/Linux ``` # **Spectre and Meltdown Checks** Following section displays the output of a running shell script to tell if system is vulnerable against the several "speculative execution" CVEs that were made public in 2018. Script is available on Spectre & Meltdown Checker Github<sup>159</sup>. ``` Spectre and Meltdown mitigation detection tool v0.44+ Checking for vulnerabilities on current system Kernel is Linux 5.4.0-65-generic #73-Ubuntu SMP Mon Jan 18 17:27:25 UTC 2021 aarch64 CPU is Hardware check * CPU vulnerability to the speculative execution attack variants * Affected by CVE-2017-5753 (Spectre Variant 1, bounds check bypass): YES * Affected by CVE-2017-5715 (Spectre Variant 2, branch target injection): YES * Affected by CVE-2017-5754 (Variant 3, Meltdown, rogue data cache load): NO * Affected by CVE-2018-3640 (Variant 3a, rogue system register read): NO * Affected by CVE-2018-3639 (Variant 4, speculative store bypass): YES * Affected by CVE-2018-3615 (Foreshadow (SGX), L1 terminal fault): NO ``` <sup>159</sup> https://github.com/speed47/spectre-meltdown-checker ``` * Affected by CVE-2018-3620 (Foreshadow-NG (OS), L1 terminal fault): NO * Affected by CVE-2018-3646 (Foreshadow-NG (VMM), L1 terminal fault): NO * Affected by CVE-2018-12126 (Fallout, microarchitectural store buffer data sampling (MSBDS)): NO * Affected by CVE-2018-12130 (ZombieLoad, microarchitectural fill buffer data sampling (MFBDS)):_ * Affected by CVE-2018-12127 (RIDL, microarchitectural load port data sampling (MLPDS)): NO * Affected by CVE-2019-11091 (RIDL, microarchitectural data sampling uncacheable memory (MDSUM)):_ * Affected by CVE-2019-11135 (ZombieLoad V2, TSX Asynchronous Abort (TAA)): NO * Affected by CVE-2018-12207 (No eXcuses, iTLB Multihit, machine check exception on page size_ * Affected by CVE-2020-0543 (Special Register Buffer Data Sampling (SRBDS)): NO CVE-2017-5753 aka Spectre Variant 1, bounds check bypass * Mitigated according to the /sys interface: YES (Mitigation: __user pointer sanitization) * Kernel has array_index_mask_nospec: NO * Kernel has the Red Hat/Ubuntu patch: NO * Kernel has mask_nospec64 (arm64): NO * Kernel has array_index_nospec (arm64): NO * Checking count of LFENCE instructions following a jump in kernel... NO (only 0 jump-then-lfence_ →instructions found, should be >= 30 (heuristic)) > STATUS: NOT VULNERABLE (Mitigation: __user pointer sanitization) CVE-2017-5715 aka Spectre Variant 2, branch target injection * Mitigated according to the /sys interface: NO (Vulnerable) * Mitigation 1 \star Kernel is compiled with IBRS support: YES * IBRS enabled and active: NO * Kernel is compiled with IBPB support: NO * IBPB enabled and active: NO * Mitigation 2 * Kernel has branch predictor hardening (arm): YES * Kernel compiled with retpoline option: NO > STATUS: NOT VULNERABLE (Branch predictor hardening mitigates the vulnerability) CVE-2017-5754 aka Variant 3, Meltdown, rogue data cache load * Mitigated according to the /sys interface: YES (Not affected) * Kernel supports Page Table Isolation (PTI): YES * PTI enabled and active: UNKNOWN (dmesg truncated, please reboot and relaunch this script) * Reduced performance impact of PTI: NO (PCID/INVPCID not supported, performance impact of PTI_ →will be significant) * Running as a Xen PV DomU: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3640 aka Variant 3a, rogue system register read * CPU microcode mitigates the vulnerability: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3639 aka Variant 4, speculative store bypass * Mitigated according to the /sys interface: NO (Vulnerable) * Kernel supports disabling speculative store bypass (SSB): YES (found in /proc/self/status) * SSB mitigation is enabled and active: NO > STATUS: VULNERABLE (Your CPU doesnt support SSBD) CVE-2018-3615 aka Foreshadow (SGX), L1 terminal fault * CPU microcode mitigates the vulnerability: N/A > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3620 aka Foreshadow-NG (OS), L1 terminal fault * Mitigated according to the /sys interface: YES (Not affected) * Kernel supports PTE inversion: NO ``` ``` * PTE inversion enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-3646 aka Foreshadow-NG (VMM), L1 terminal fault * Information from the /sys interface: Not affected * This system is a host running a hypervisor: NO * Mitigation 1 (KVM) * EPT is disabled: N/A (the kvm_intel module is not loaded) * Mitigation 2 * L1D flush is supported by kernel: NO * L1D flush enabled: NO * Hardware-backed L1D flush supported: NO (flush will be done in software, this is slower) * Hyper-Threading (SMT) is enabled: UNKNOWN > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12126 aka Fallout, microarchitectural store buffer data sampling (MSBDS) * Mitigated according to the /sys interface: YES (Not affected) \star Kernel supports using MD_CLEAR mitigation: NO \star Kernel mitigation is enabled and active: NO * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12130 aka ZombieLoad, microarchitectural fill buffer data sampling (MFBDS) * Mitigated according to the /sys interface: YES (Not affected) * Kernel supports using MD_CLEAR mitigation: NO * Kernel mitigation is enabled and active: NO * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12127 aka RIDL, microarchitectural load port data sampling (MLPDS) * Mitigated according to the /sys interface: YES (Not affected) * Kernel supports using MD_CLEAR mitigation: NO * Kernel mitigation is enabled and active: NO * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2019-11091 aka RIDL, microarchitectural data sampling uncacheable memory (MDSUM) * Mitigated according to the /sys interface: YES (Not affected) \star Kernel supports using MD_CLEAR mitigation: NO \star Kernel mitigation is enabled and active: NO * SMT is either mitigated or disabled: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2019-11135 aka ZombieLoad V2, TSX Asynchronous Abort (TAA) * Mitigated according to the /sys interface: YES (Not affected) * TAA mitigation is supported by kernel: YES (found tsx_async_abort in kernel image) * TAA mitigation enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2018-12207 aka No eXcuses, iTLB Multihit, machine check exception on page size changes (MCEPSC) * Mitigated according to the /sys interface: YES (Not affected) * This system is a host running a hypervisor: NO * iTLB Multihit mitigation is supported by kernel: YES (found itlb_multihit in kernel image) * iTLB Multihit mitigation enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) CVE-2020-0543 aka Special Register Buffer Data Sampling (SRBDS) * Mitigated according to the /sys interface: YES (Not affected) * SRBDS mitigation control is supported by the kernel: NO * SRBDS mitigation control is enabled and active: NO > STATUS: NOT VULNERABLE (your CPU vendor reported your CPU model as not vulnerable) ``` > SUMMARY: CVE-2017-5753:OK CVE-2017-5715:OK CVE-2017-5754:OK CVE-2018-3640:OK CVE-2018-3639:KO CVE→2018-3615:OK CVE-2018-3620:OK CVE-2018-3646:OK CVE-2018-12126:OK CVE-2018-12130:OK CVE-2018→12127:OK CVE-2019-11091:OK CVE-2019-11135:OK CVE-2018-12207:OK CVE-2020-0543:OK # 2.9 Documentation ## 2.9.1 Container Orchestration in CSIT #### Overview ### **Linux Containers** Linux Containers is an OS-level virtualization method for running multiple isolated Linux systems (containers) on a compute host using a single Linux kernel. Containers rely on Linux kernel cgroups functionality for controlling usage of shared system resources (i.e. CPU, memory, block I/O, network) and for namespace isolation. The latter enables complete isolation of applications' view of operating environment, including process trees, networking, user IDs and mounted file systems. LXC (Linux Containers) combine kernel's cgroups and support for isolated namespaces to provide an isolated environment for applications. Docker does use LXC as one of its execution drivers, enabling image management and providing deployment services. More information in [lxc], [lxcnamespace] and [stgraber]. Linux containers can be of two kinds: privileged containers and unprivileged containers. ## **Unprivileged Containers** Running unprivileged containers is the safest way to run containers in a production environment. From LXC 1.0 one can start a full system container entirely as a user, allowing to map a range of UIDs on the host into a namespace inside of which a user with UID 0 can exist again. In other words an unprivileged container does mask the userid from the host, making it impossible to gain a root access on the host even if a user gets root in a container. With unprivileged containers, non-root users can create containers and will appear in the container as the root, but will appear as userid <non-zero> on the host. Unprivileged containers are also better suited to supporting multi-tenancy operating environments. More information in [lxcsecurity] and [stgraber]. # **Privileged Containers** Privileged containers do not mask UIDs, and container UID 0 is mapped to the host UID 0. Security and isolation is controlled by a good configuration of cgroup access, extensive AppArmor profile preventing the known attacks as well as container capabilities and SELinux. Here a list of applicable security control mechanisms: - Capabilities keep (whitelist) or drop (blacklist) Linux capabilities, [capabilities]. - Control groups cgroups, resource bean counting, resource quotas, access restrictions, [cgroup1], [cgroup2]. - AppArmor apparmor profiles aim to prevent any of the known ways of escaping a container or cause harm to the host, [apparmor]. - SELinux Security Enhanced Linux is a Linux kernel security module that provides similar function to AppArmor, supporting access control security policies including United States Department of Defense-style mandatory access controls. Mandatory access controls allow an administrator of a system to define how applications and users can access different resources such as files, devices, networks and inter- process communication, [selinux]. - Seccomp secure computing mode, enables filtering of system calls, [seccomp]. More information in [lxcsecurity] and [lxcsecfeatures]. **Linux Containers in CSIT** CSIT is using Privileged Containers as the sysfs is mounted with RW access. Sysfs is required to be mounted as RW due to VPP accessing /sys/bus/pci/drivers/uio\_pci\_generic/unbind. This is not the case of unprivileged containers where sysfs is mounted as read-only. ## **Orchestrating Container Lifecycle Events** Following Linux container lifecycle events need to be addressed by an orchestration system: - Acquire acquiring/downloading existing container images via docker pull or lxc-create -t download. - 2. Build building a container image from scratch or another container image via **docker build <dockerfile/composefile>** or customizing LXC templates in **GitHub**<sup>160</sup>. - 3. (Re-)Create creating a running instance of a container application from anew, or re-creating one that failed. A.k.a. (re-)deploy via **docker run** or **1xc-start** - 4. Execute execute system operations within the container by attaching to running container. THis is done by **1xc-attach** or **docker exec** - 5. Distribute distributing pre-built container images to the compute nodes. Currently not implemented in CSIT. ## **Container Orchestration Systems Used in CSIT** Current CSIT testing framework integrates following Linux container orchestration mechanisms: • LXC/Docker for complete VPP container lifecycle control. ## **LXC** LXC is the well-known and heavily tested low-level Linux container runtime [lxcsource], that provides a userspace interface for the Linux kernel containment features. With a powerful API and simple tools, LXC enables Linux users to easily create and manage system or application containers. LXC uses following kernel features to contain processes: - Kernel namespaces: ipc, uts, mount, pid, network and user. - AppArmor and SELinux security profiles. - Seccomp policies. - Chroot. - Cgroups. CSIT uses LXC runtime and LXC usertools to test VPP data plane performance in a range of virtual networking topologies. ## **Known Issues** - Current CSIT restriction: only single instance of lxc runtime due to the cgroup policies used in CSIT. There is plan to add the capability into code to create cgroups per container instance to address this issue. This sort of functionality is better supported in LXC 2.1 but can be done is current version as well. - CSIT code is currently using cgroup to control the range of CPU cores the LXC container runs on. VPP thread pinning is defined vpp startup.conf. 2.9. Documentation 1001 <sup>160</sup> https://github.com/lxc/lxc/tree/master/templates ## **Docker** Docker builds on top of Linux kernel containment features, and offers a high-level tool for wrapping the processes, maintaining and executing them in containers [docker]. Currently it is using *runc*, a CLI tool for spawning and running containers according to the OCI specification<sup>161</sup>. A Docker container image is a lightweight, stand-alone, executable package that includes everything needed to run the container: code, runtime, system tools, system libraries, settings. CSIT uses Docker to manage the maintenance and execution of containerized applications used in CSIT performance tests. • Data plane thread pinning to CPU cores - Docker CLI and/or Docker configuration file controls the range of CPU cores the Docker image must run on. VPP thread pinning defined vpp startup.conf. ## Implementation CSIT container orchestration is implemented in CSIT Level-1 keyword Python libraries following the Builder design pattern. Builder design pattern separates the construction of a complex object from its representation, so that the same construction process can create different representations e.g. LXC, Docker, other. CSIT Robot Framework keywords are then responsible for higher level lifecycle control of of the named container groups. One can have multiple named groups, with 1..N containers in a group performing different role/functionality e.g. NFs, Switch, Kafka bus, ETCD datastore, etc. ContainerManager class acts as a Director and uses ContainerEngine class that encapsulate container control. Current CSIT implementation is illustrated using UML Class diagram: - 1. Acquire - 2. Build - 3. (Re-)Create - 4. Execute ``` RF Keywords (high level lifecycle control) | Construct VNF containers on all DUTs | Acquire all '${group}' containers | Create all '${group}' containers | Install all '${group}' containers | Configure all '${group}' containers | Stop all '${group}' containers | Destroy all '${group}' containers | 1..N ----+ ContainerManager | | ContainerEngine | __init()__ | __init(node)__ | construct_container() | acquire(force) construct_containers() | create() | execute(command) ``` <sup>161</sup> https://www.opencontainers.org/ Sequentional diagram that illustrates the creation of a single container. ``` Legend: e = engine [Docker|LXC] .. = kwargs (variable number of keyword argument) | ContainerManager | | RF KW | | ContainerEngine | | 1: new ContainerManager(e) | |-| 2: new ContainerEngine | |-| [-] |-| |-| |-| 3: construct_container(..) | |-| 4: init() |-+--->+-+ |-| |-| 5: new +----+ |-| |-| |-+--->| Container A | |-| |-| |-| |-|<------ |-| 6: acquire_all_containers() | |-+--->+-+ ``` (continues on next page) 2.9. Documentation 1003 ``` |-| 7: acquire() | |-| |-| |-| |-| |-| |-| |-| |-| |-|--+ | |-| | |-| |-| +-+ |-| |-| |-| 9: create_all_containers() | |-+--->+-+ |-| |-| 10: create() |-| |-+---- |-| |-| |-+--+ |-| |-| |-| |-<--+ | |-| ALT | |-| (install_vpp, configure_vpp) | | |-| |-| 12: destroy_all_containers() | |-+--->+-+ |-| 13: destroy() |-+--->+-+ |-| |-| |-| |-| |-| ``` ## **Container Data Structure** Container is represented in Python L1 library as a separate Class with instance variables and no methods except overriden \_\_getattr\_\_ and \_\_setattr\_\_. Instance variables are assigned to container dynamically during the construct\_container(\*\*kwargs) call and are passed down from the RF keyword. There is no parameters check functionality. Passing the correct arguments is a responsibility of the caller. #### **Examples** This section contains a high-level example of multiple initialization steps via ContainerManager; taken from an actual CSIT code, but with non-code lines (comments, Documentation) removed for brevity. • ``` | Start containers for test | | [Arguments] | ${dut}=${None} | ${nf_chains}=${1} | ${nf_nodes}=${1} | | ... | ${auto_scale}=${True} | ${pinning}=${True} | | Set Test Variable | @{container_groups} | @{EMPTY} | | Set Test Variable | ${container_group} | CNF | | Set Test Variable | ${nf_nodes} | | Import Library | resources.libraries.python.ContainerUtils.ContainerManager | | ... | engine=${container_engine} | WITH NAME | ${container_group} | | Construct chains of containers | | ... | dut=${dut} | nf_chains=${nf_chains} | nf_nodes=${nf_nodes} | | ... | auto_scale=${auto_scale} | pinning=${pinning} | | Acquire all '${container_group}' containers | | Create all '${container_group}' containers | | Configure VPP in all '${container_group}' containers | | Start VPP in all '${container_group}' containers | | Append To List | ${container_groups} | ${container_group} | | Save VPP PIDs ``` ### **Kubernetes** For the future use, Kubernetes [k8sdoc] is implemented as separate library KubernetesUtils.py, with a class with the same name. This utility provides an API for L2 Robot Keywords to control kubectl installed on each of DUTs. One time initialization script, resources/libraries/bash/k8s\_setup.sh does reset/init kubectl, and initializes the csit namespace. CSIT namespace is required to not to interfere with existing setups and it further simplifies apply/get/delete Pod/ConfigMap operations on SUTs. Kubernetes utility is based on YAML templates to avoid crafting the huge YAML configuration files, what would lower the readability of code and requires complicated algorithms. Two types of YAML templates are defined: - Static do not change between deployments, that is infrastructure containers like Kafka, Calico, ETCD. - Dynamic per test suite/case topology YAML files. Making own python wrapper library of kubect1 instead of using the official Python package allows to control and deploy environment over the SSH library without the need of using isolated driver running on each of DUTs. # **Tested Topologies** Listed CSIT container networking test topologies are defined with DUT containerized VPP switch forwarding packets between NF containers. Each NF container runs their own instance of VPP in L2XC configuration. Following container networking topologies are tested in CSIT-2101.1: - LXC topologies: - eth-l2xcbase-eth-2memif-1lxc. - eth-l2bdbasemaclrn-eth-2memif-1lxc. 2.9. Documentation 1005 - Docker topologies: - eth-l2xcbase-eth-2memif-1docker. - eth-l2xcbase-eth-1memif-1docker ## **References** # 2.9.2 Test Code Documentation CSIT VPP Performance Tests Documentation <sup>176</sup> contains detailed functional description and input parameters for each test case. <sup>176</sup> https://docs.fd.io/csit/rls2101.1/doc/tests.vpp.perf.html **CHAPTER** **THREE** # **CSIT FRAMEWORK** # 3.1 Design FD.io CSIT system design needs to meet continuously expanding requirements of FD.io projects including VPP, related sub-systems (e.g. plugin applications, DPDK drivers) and FD.io applications (e.g. DPDK applications), as well as growing number of compute platforms running those applications. With CSIT project scope and charter including both FD.io continuous testing AND performance trending/comparisons, those evolving requirements further amplify the need for CSIT framework modularity, flexibility and usability. ## 3.1.1 Design Hierarchy CSIT follows a hierarchical system design with SUTs and DUTs at the bottom level of the hierarchy, presentation level at the top level and a number of functional layers in-between. The current CSIT system design including CSIT framework is depicted in the figure below. **CSIT System Design Hierarchy** A brief bottom-up description is provided here: - 1. SUTs, DUTs, TGs - SUTs Systems Under Test; - DUTs Devices Under Test; - TGs Traffic Generators: - 2. Level-1 libraries Robot and Python - Lowest level CSIT libraries abstracting underlying test environment, SUT, DUT and TG specifics; - Used commonly across multiple L2 KWs; - Performance and functional tests: - L1 KWs (KeyWords) are implemented as RF libraries and Python libraries; - Performance TG L1 KWs: - All L1 KWs are implemented as Python libraries: - \* Support for TRex only today; - \* CSIT IXIA drivers in progress; - Performance data plane traffic profiles: - TG-specific stream profiles provide full control of: - \* Packet definition layers, MACs, IPs, ports, combinations thereof e.g. IPs and UDP ports; - \* Stream definitions different streams can run together, delayed, one after each other; - \* Stream profiles are independent of CSIT framework and can be used in any T-rex setup, can be sent anywhere to repeat tests with exactly the same setup; - Easily extensible one can create a new stream profile that meets tests requirements; - \* Same stream profile can be used for different tests with the same traffic needs; - Functional data plane traffic scripts: - Scapy specific traffic scripts; - 3. Level-2 libraries Robot resource files: - Higher level CSIT libraries abstracting required functions for executing tests; - L2 KWs are classified into the following functional categories: - Configuration, test, verification, state report; - Suite setup, suite teardown; - Test setup, test teardown; - 4. Tests Robot: - · Test suites with test cases; - Performance tests using physical testbed environment: - VPP; - DPDK-Testpmd; - DPDK-L3Fwd; - Tools: - Documentation generator; - Report generator; - Testbed environment setup ansible playbooks; - Operational debugging scripts; # 3.1.2 Test Lifecycle Abstraction A well coded test must follow a disciplined abstraction of the test lifecycles that includes setup, configuration, test and verification. In addition to improve test execution efficiency, the commmon aspects of test setup and configuration shared across multiple test cases should be done only once. Translating these high-level guidelines into the Robot Framework one arrives to definition of a well coded RF tests for FD.io CSIT. Anatomy of Good Tests for CSIT: - 1. Suite Setup Suite startup Configuration common to all Test Cases in suite: uses Configuration KWs, Verification KWs, StateReport KWs; - 2. Test Setup Test startup Configuration common to multiple Test Cases: uses Configuration KWs, StateReport KWs; - 3. Test Case uses L2 KWs with RF Gherkin style: - prefixed with {Given} Verification of Test setup, reading state: uses Configuration KWs, Verification KWs, StateReport KWs; - prefixed with {When} Test execution: Configuration KWs, Test KWs; - prefixed with {Then} Verification of Test execution, reading state: uses Verification KWs, StateReport KWs; - 4. Test Teardown post Test teardown with Configuration cleanup and Verification common to multiple Test Cases uses: Configuration KWs, Verification KWs, StateReport KWs; - 5. Suite Teardown Suite post-test Configuration cleanup: uses Configuration KWs, Verification KWs, StateReport KWs; ## 3.1.3 RF Keywords Functional Classification CSIT RF KWs are classified into the functional categories matching the test lifecycle events described earlier. All CSIT RF L2 and L1 KWs have been grouped into the following functional categories: - 1. Configuration; - 2. Test; - 3. Verification; - 4. StateReport; - 5. SuiteSetup; - 6. TestSetup; - 7. SuiteTeardown; - 8. TestTeardown; 3.1. Design 1009 ## 3.1.4 RF Keywords Naming Guidelines Readability counts: "..code is read much more often than it is written." Hence following a good and consistent grammar practice is important when writing RF KeyWords and Tests. All CSIT test cases are coded using Gherkin style and include only L2 KWs references. L2 KWs are coded using simple style and include L2 KWs, L1 KWs, and L1 python references. To improve readability, the proposal is to use the same grammar for both RF KW styles, and to formalize the grammar of English sentences used for naming the RF KWs. RF KWs names are short sentences expressing functional description of the command. They must follow English sentence grammar in one of the following forms: - 1. Imperative verb-object(s): "Do something", verb in base form. - 2. **Declarative** subject-verb-object(s): "Subject does something", verb in a third-person singular present tense form. - 3. **Affirmative** modal\_verb-verb-object(s): "Subject should be something", "Object should exist", verb in base form. - 4. **Negative** modal\_verb-Not-verb-object(s): "Subject should not be something", "Object should not exist", verb in base form. Passive form MUST NOT be used. However a usage of past participle as an adjective is okay. See usage examples provided in the Coding guidelines section below. Following sections list applicability of the above grammar forms to different RF KW categories. Usage examples are provided, both good and bad. # 3.1.5 Coding Guidelines Coding guidelines can be found on Design optimizations wiki page<sup>177</sup>. # 3.2 Test Naming ## 3.2.1 Background CSIT-2101.1 follows a common structured naming convention for all performance and system functional tests. introduced in CSIT-1701. The naming should be intuitive for majority of the tests. Complete description of CSIT test naming convention is provided on CSIT test naming wiki page<sup>178</sup>. Below few illustrative examples of the naming usage for test suites across CSIT performance, functional and Honeycomb management test areas. ## 3.2.2 Naming Convention The CSIT approach is to use tree naming convention and to encode following testing information into test suite and test case names: - 1. packet network port configuration - port type, physical or virtual; - number of ports; - NIC model, if applicable; - port-NIC locality, if applicable; - 2. packet encapsulations; - 3. VPP packet processing <sup>177</sup> https://wiki.fd.io/view/CSIT/Design\_Optimizations <sup>&</sup>lt;sup>178</sup> https://wiki.fd.io/view/CSIT/csit-test-naming - packet forwarding mode; - packet processing function(s); - 4. packet forwarding path - if present, network functions (processes, containers, VMs) and their topology within the computer; - 5. main measured variable, type of test. Proposed convention is to encode ports and NICs on the left (underlay), followed by outer-most frame header, then other stacked headers up to the header processed by vSwitch-VPP, then VPP forwarding function, then encap on vhost interface, number of vhost interfaces, number of VMs. If chained VMs present, they get added on the right. Test topology is expected to be symmetric, in other words packets enter and leave SUT through ports specified on the left of the test name. Here some examples to illustrate the convention followed by the complete legend, and tables mapping the new test filenames to old ones. ## 3.2.3 Naming Examples CSIT test suite naming examples (filename.robot) for common tested VPP topologies: - 1. Physical port to physical port a.k.a. NIC-to-NIC, Phy-to-Phy, P2P - PortNICConfig-WireEncapsulation-PacketForwardingFunction-PacketProcessingFunctionN-TestType - 10ge2p1x520-dot1q-l2bdbasemaclrn-ndrdisc.robot => 2 ports of 10GE on Intel x520 NIC, dot1q tagged Ethernet, L2 bridge-domain baseline switching with MAC learning, NDR throughput discovery. - 10ge2p1x520-ethip4vxlan-l2bdbasemaclrn-ndrchk.robot => 2 ports of 10GE on Intel x520 NIC, IPv4 VXLAN Ethernet, L2 bridge-domain baseline switching with MAC learning, NDR throughput discovery. - 10ge2p1x520-ethip4-ip4base-ndrdisc.robot => 2 ports of 10GE on Intel x520 NIC, IPv4 baseline routed forwarding, NDR throughput discovery. - 10ge2p1x520-ethip6-ip6scale200k-ndrdisc.robot => 2 ports of 10GE on Intel x520 NIC, IPv6 scaled up routed forwarding, NDR throughput discovery. - 10ge2p1x520-ethip4-ip4base-iacldstbase-ndrdisc.robot => 2 ports of 10GE on Intel x520 NIC, IPv4 baseline routed forwarding, ingress Access Control Lists baseline matching on destination, NDR throughput discovery. - 40ge2p1vic1385-ethip4-ip4base-ndrdisc.robot => 2 ports of 40GE on Cisco vic1385 NIC, IPv4 baseline routed forwarding, NDR throughput discovery. - eth2p-ethip4-ip4base-func.robot => 2 ports of Ethernet, IPv4 baseline routed forwarding, functional tests. - 2. Physical port to VM (or VM chain) to physical port a.k.a. NIC2VM2NIC, P2V2P, NIC2VMchain2NIC, P2V2V2P - PortNICConfig-WireEncapsulation-PacketForwardingFunction- PacketProcessingFunction1-...-PacketProcessingFunctionN-VirtEncapsulation-VirtPortConfig-VMconfig-TestType - 10ge2p1x520-dot1q-l2bdbasemaclrn-eth-2vhost-1vm-ndrdisc.robot => 2 ports of 10GE on Intel x520 NIC, dot1q tagged Ethernet, L2 bridge-domain switching to/from two vhost interfaces and one VM, NDR throughput discovery. - 10ge2p1x520-ethip4vxlan-l2bdbasemaclrn-eth-2vhost-1vm-ndrdisc.robot => 2 ports of 10GE on Intel x520 NIC, IPv4 VXLAN Ethernet, L2 bridge-domain switching to/from two vhost interfaces and one VM, NDR throughput discovery. 3.2. Test Naming - 10ge2p1x520-ethip4vxlan-l2bdbasemaclrn-eth-4vhost-2vm-ndrdisc.robot => 2 ports of 10GE on Intel x520 NIC, IPv4 VXLAN Ethernet, L2 bridge-domain switching to/from four vhost interfaces and two VMs, NDR throughput discovery. - eth2p-ethip4vxlan-l2bdbasemaclrn-eth-2vhost-1vm-func.robot => 2 ports of Ethernet, IPv4 VXLAN Ethernet, L2 bridge-domain switching to/from two vhost interfaces and one VM, functional tests. # 3. API CRUD tests - Create (Write), Read (Retrieve), Update (Modify), Delete (Destroy) operations for configuration and operational data - ManagementTestKeyword-ManagementOperation-ManagedFunction1-...- ManagedFunctionN-ManagementAPI1-ManagementAPIN-TestType - mgmt-cfg-lisp-apivat-func => configuration of LISP with VAT API calls, functional tests. - mgmt-cfg-l2bd-apihc-apivat-func => configuration of L2 Bridge-Domain with Honeycomb API and VAT API calls, functional tests. - mgmt-oper-int-apihcnc-func => reading status and operational data of interface with Honeycomb NetConf API calls, functional tests. - mgmt-cfg-int-tap-apihcnc-func => configuration of tap interfaces with Honeycomb NetConf API calls, functional tests. - mgmt-notif-int-subint-apihcnc-func => notifications of interface and sub-interface events with Honeycomb NetConf Notifications, functional tests. For complete description of CSIT test naming convention please refer to CSIT test naming wiki page 179. # 3.3 Presentation and Analytics #### 3.3.1 Overview The presentation and analytics layer (PAL) is the fourth layer of CSIT hierarchy. The model of presentation and analytics layer consists of four sub-layers, bottom up: - sL1 Data input data to be processed: - Static content .rst text files, .svg static figures, and other files stored in the CSIT git repository. - Data to process .xml files generated by Jenkins jobs executing tests, stored as robot results files (output.xml). - Specification .yaml file with the models of report elements (tables, plots, layout, ...) generated by this tool. There is also the configuration of the tool and the specification of input data (jobs and builds). - sL2 Data processing - The data are read from the specified input files (.xml) and stored as multi-indexed pandas. Series 180. - This layer provides also interface to input data and filtering of the input data. - sL3 Data presentation This layer generates the elements specified in the specification file: - Tables: .csv files linked to static .rst files. - Plots: .html files generated using plot.ly linked to static .rst files. - sL4 Report generation Sphinx generates required formats and versions: - formats: html, pdf <sup>179</sup> https://wiki.fd.io/view/CSIT/csit-test-naming <sup>&</sup>lt;sup>180</sup> https://pandas.pydata.org/pandas-docs/stable/generated/pandas.Series.html - versions: minimal, full (TODO: define the names and scope of versions) # 3.3.2 Data ## **Report Specification** The report specification file defines which data is used and which outputs are generated. It is human readable and structured. It is easy to add / remove / change items. The specification includes: - Specification of the environment. - Configuration of debug mode (optional). - Specification of input data (jobs, builds, files, ...). - Specification of the output. - What and how is generated: What: plots, tables. How: specification of all properties and parameters. - .yaml format. ## Structure of the specification file The specification file is organized as a list of dictionaries distinguished by the type: ``` type: "environment" type: "configuration" type: "debug" type: "static" ``` ``` type: "input" - type: "output" - type: "table" - type: "plot" - type: "file" ``` Each type represents a section. The sections "environment", "debug", "static", "input" and "output" are listed only once in the specification; "table", "file" and "plot" can be there multiple times. Sections "debug", "table", "file" and "plot" are optional. Table(s), files(s) and plot(s) are referred as "elements" in this text. It is possible to define and implement other elements if needed. #### **Section: Environment** This section has the following parts: - type: "environment" says that this is the section "environment". - configuration configuration of the PAL. - paths paths used by the PAL. - urls urls pointing to the data sources. - make-dirs a list of the directories to be created by the PAL while preparing the environment. - remove-dirs a list of the directories to be removed while cleaning the environment. - build-dirs a list of the directories where the results are stored. The structure of the section "Environment" is as follows (example): ``` type: "environment" configuration: # Debug mode: # - Skip: # - Download of input data files # - Do: # - Read data from given zip / xml files # - Set the configuration as it is done in normal mode \mbox{\tt\#} If the section "type: debug" is missing, CFG[DEBUG] is set to 0. CFG[DEBUG]: 0 paths: # Top level directories: ## Working directory DIR[WORKING]: "_tmp" ## Build directories DIR[BUILD,HTML]: "_build" DIR[BUILD,LATEX]: "_build_latex" # Static .rst files DIR[RST]: "../../docs/report" # Working directories ## Input data files (.zip, .xml) ``` ``` DIR[WORKING,DATA]: "{DIR[WORKING]}/data" ## Static source files from git DIR[WORKING,SRC]: "{DIR[WORKING]}/src" DIR[WORKING, SRC, STATIC]: "{DIR[WORKING, SRC]}/_static" # Static html content DIR[STATIC]: "{DIR[BUILD,HTML]}/_static" DIR[STATIC, VPP]: "{DIR[STATIC]}/vpp" DIR[STATIC,DPDK]: "{DIR[STATIC]}/dpdk" DIR[STATIC,ARCH]: "{DIR[STATIC]}/archive" # Detailed test results DIR[DTR]: "{DIR[WORKING, SRC]}/detailed_test_results" DIR[DTR,PERF,DPDK]: "{DIR[DTR]}/dpdk_performance_results" DIR[DTR,PERF,VPP]: "{DIR[DTR]}/vpp_performance_results" DIR[DTR,FUNC,VPP]: "{DIR[DTR]}/vpp_functional_results" DIR[DTR,PERF,VPP,IMPRV]: "{DIR[WORKING,SRC]}/vpp_performance_tests/performance_improvements" # Detailed test configurations DIR[DTC]: "{DIR[WORKING,SRC]}/test_configuration" DIR[DTC,PERF,VPP]: "{DIR[DTC]}/vpp_performance_configuration" DIR[DTC,FUNC,VPP]: "{DIR[DTC]}/vpp_functional_configuration" # Detailed tests operational data DIR[DTO]: "{DIR[WORKING,SRC]}/test_operational_data" DIR[DTO,PERF,VPP]: "{DIR[DTO]}/vpp_performance_operational_data" # .css patch file to fix tables generated by Sphinx DIR[CSS_PATCH_FILE]: "{DIR[STATIC]}/theme_overrides.css" DIR[CSS_PATCH_FILE2]: "{DIR[WORKING,SRC,STATIC]}/theme_overrides.css" urls: URL[JENKINS,CSIT]: "https://jenkins.fd.io/view/csit/job" URL[S3_STORAGE,LOG]: "https://logs.nginx.service.consul/vex-yul-rot-jenkins-1" URL[NEXUS,LOG]: "https://logs.fd.io/production/vex-yul-rot-jenkins-1" URL[NEXUS,DOC]: "https://docs.fd.io/csit" DIR[NEXUS,DOC]: "report/_static/archive" make-dirs: # List the directories which are created while preparing the environment. # All directories MUST be defined in "paths" section. - "DIR[WORKING, DATA]" - "DIR[STATIC, VPP]" - "DIR[STATIC, DPDK]" - "DIR[STATIC, ARCH]" - "DIR[BUILD, LATEX]" - "DIR[WORKING, SRC]" - "DIR[WORKING, SRC, STATIC]" remove-dirs: # List the directories which are deleted while cleaning the environment. # All directories MUST be defined in "paths" section. #- "DIR[BUILD,HTML]" build-dirs: # List the directories where the results (build) is stored. # All directories MUST be defined in "paths" section. - "DIR[BUILD, HTML]" - "DIR[BUILD, LATEX]" ``` It is possible to use defined items in the definition of other items, e.g.: ``` DIR[WORKING,DATA]: "{DIR[WORKING]}/data" ``` will be automatically changed to ``` DIR[WORKING,DATA]: "_tmp/data" ``` #### **Section: Configuration** This section specifies the groups of parameters which are repeatedly used in the elements defined later in the specification file. It has the following parts: - data sets Specification of data sets used later in element's specifications to define the input data. - plot layouts Specification of plot layouts used later in plots' specifications to define the plot layout. The structure of the section "Configuration" is as follows (example): ``` type: "configuration" data-sets: plot-vpp-throughput-latency: csit-vpp-perf-1710-all: - 11 - 12 - 13 - 14 - 15 - 16 - 17 - 18 - 19 - 20 vpp-perf-results: csit-vpp-perf-1710-all: - 20 - 23 plot-layouts: plot-throughput: xaxis: autorange: True autotick: False fixedrange: False gridcolor: "rgb(238, 238, 238)" linecolor: "rgb(238, 238, 238)" linewidth: 1 showgrid: True showline: True showticklabels: True tickcolor: "rgb(238, 238, 238)" tickmode: "linear" title: "Indexed Test Cases" zeroline: False gridcolor: "rgb(238, 238, 238)'" hoverformat: ".4s" linecolor: "rgb(238, 238, 238)" linewidth: 1 range: [] showgrid: True showline: True showticklabels: True ``` ``` tickcolor: "rgb(238, 238, 238)" title: "Packets Per Second [pps]" zeroline: False boxmode: "group" boxgroupgap: 0.5 autosize: False margin: t: 50 b: 20 1: 50 r: 20 showlegend: True legend: orientation: "h" width: 700 height: 1000 ``` The definitions from this sections are used in the elements, e.g.: ``` type: "plot" title: "VPP Performance 64B-1t1c-(eth|dot1q|dot1ad)-(12xcbase|12bdbasemaclrn)-ndrdisc" algorithm: "plot_performance_box" output-file-type: ".html" output-file: "{DIR[STATIC, VPP]}/64B-1t1c-12-sel1-ndrdisc" data: "plot-vpp-throughput-latency" filter: "'64B' and ('BASE' or 'SCALE') and 'NDRDISC' and '1T1C' and ('L2BDMACSTAT' or 'L2BDMACLRN →' or 'L2XCFWD') and not 'VHOST'" parameters: - "throughput" - "parent" traces: hoverinfo: "x+y" boxpoints: "outliers" whiskerwidth: 0 title: "64B-1t1c-(eth|dot1q|dot1ad)-(l2xcbase|l2bdbasemaclrn)-ndrdisc" layout: "plot-throughput" ``` #### Section: Debug mode This section is optional as it configures the debug mode. It is used if one does not want to download input data files and use local files instead. If the debug mode is configured, the "input" section is ignored. This section has the following parts: - type: "debug" says that this is the section "debug". - general: - input-format xml or zip. - extract if "zip" is defined as the input format, this file is extracted from the zip file, otherwise this parameter is ignored. - builds list of builds from which the data is used. Must include a job name as a key and then a list of builds and their output files. The structure of the section "Debug" is as follows (example): ``` type: "debug" general: input-format: "zip" # zip or xml extract: "robot-plugin/output.xml" # Only for zip # The files must be in the directory DIR[WORKING,DATA] csit-dpdk-perf-1707-all: build: 10 file: "csit-dpdk-perf-1707-all__10.xml" build: 9 file: "csit-dpdk-perf-1707-all__9.xml" csit-vpp-functional-1707-ubuntu1604-virl: build: lastSuccessfulBuild file: "csit-vpp-functional-1707-ubuntu1604-virl-lastSuccessfulBuild.xml" hc2vpp-csit-integration-1707-ubuntu1604: build: lastSuccessfulBuild file: "hc2vpp-csit-integration-1707-ubuntu1604-lastSuccessfulBuild.xml" csit-vpp-perf-1707-all: build: 16 file: "csit-vpp-perf-1707-all__16__output.xml" build: 17 file: "csit-vpp-perf-1707-all__17__output.xml" ``` #### **Section: Static** This section defines the static content which is stored in git and will be used as a source to generate the report. This section has these parts: - type: "static" says that this section is the "static". - src-path path to the static content. - dst-path destination path where the static content is copied and then processed. ``` type: "static" src-path: "{DIR[RST]}" dst-path: "{DIR[WORKING, SRC]}" ``` #### **Section: Input** This section defines the data used to generate elements. It is mandatory if the debug mode is not used. This section has the following parts: - type: "input" says that this section is the "input". - general parameters common to all builds: - file-name: file to be downloaded. - file-format: format of the downloaded file, ".zip" or ".xml" are supported. - download-path: path to be added to url pointing to the file, e.g.: "{job}/{build}/robot/report/zip/{filename}"; {job}, {build} and {filename} are replaced by proper values defined in this section. - extract: file to be extracted from downloaded zip file, e.g.: "output.xml"; if xml file is downloaded, this parameter is ignored. - builds list of jobs (keys) and numbers of builds which output data will be downloaded. The structure of the section "Input" is as follows (example from 17.07 report): ``` type: "input" # Ignored in debug mode general: file-name: "robot-plugin.zip" file-format: ".zip" download-path: "{job}/{build}/robot/report/*zip*/{filename}" extract: "robot-plugin/output.xml" builds: csit-vpp-perf-1707-all: - 9 - 10 - 13 - 14 - 15 - 16 - 17 - 18 - 19 - 21 - 22 csit-dpdk-perf-1707-all: - 1 - 2 - 3 - 5 - 6 - 7 - 8 - 9 - 10 csit-vpp-functional-1707-ubuntu1604-virl: lastSuccessfulBuild hc2vpp-csit-perf-master-ubuntu1604: - 8 - 9 hc2vpp-csit-integration-1707-ubuntu1604: - lastSuccessfulBuild ``` # **Section: Output** This section specifies which format(s) will be generated (html, pdf) and which versions will be generated for each format. This section has the following parts: - type: "output" says that this section is the "output". - format: html or pdf. - version: defined for each format separately. The structure of the section "Output" is as follows (example): ``` type: "output" format: html: - full pdf: - full - minimal ``` TODO: define the names of versions #### Content of "minimal" version TODO: define the name and content of this version #### **Section: Table** This section defines a table to be generated. There can be 0 or more "table" sections. This section has the following parts: - type: "table" says that this section defines a table. - title: Title of the table. - algorithm: Algorithm which is used to generate the table. The other parameters in this section must provide all information needed by the used algorithm. - template: (optional) a .csv file used as a template while generating the table. - output-file-ext: extension of the output file. - output-file: file which the table will be written to. - columns: specification of table columns: - title: The title used in the table header. - data: Specification of the data, it has two parts command and arguments: - \* command: - template take the data from template, arguments: - number of column in the template. - · data take the data from the input data, arguments: - · jobs and builds which data will be used. - operation performs an operation with the data already in the table, arguments: - operation to be done, e.g.: mean, stdev, relative\_change (compute the relative change between two columns) and display number of data samples ~= number of test jobs. The operations are implemented in the utils.py TODO: Move from utils,py to e.g. operations.py - · numbers of columns which data will be used (optional). - data: Specify the jobs and builds which data is used to generate the table. - filter: filter based on tags applied on the input data, if "template" is used, filtering is based on the template. - parameters: Only these parameters will be put to the output data structure. The structure of the section "Table" is as follows (example of "table\_performance\_improvements"): ``` type: "table" title: "Performance improvements" algorithm: "table_performance_improvements" template: \ "\{ \texttt{DIR[DTR}, \texttt{PERF}, \texttt{VPP}, \texttt{IMPRV}] \} / tmpl\_performance\_improvements.csv" \} \\ output-file-ext: ".csv" output-file: "{DIR[DTR,PERF,VPP,IMPRV]}/performance_improvements" columns: title: "VPP Functionality" data: "template 1" title: "Test Name" data: "template 2" title: "VPP-16.09 mean [Mpps]" data: "template 3" title: "VPP-17.01 mean [Mpps]" data: "template 4" title: "VPP-17.04 mean [Mpps]" data: "template 5" title: "VPP-17.07 mean [Mpps]" data: "data csit-vpp-perf-1707-all mean" title: "VPP-17.07 stdev [Mpps]" data: "data csit-vpp-perf-1707-all stdev" title: "17.04 to 17.07 change [%]" data: "operation relative_change 5 4" data: csit-vpp-perf-1707-all: - 9 - 10 - 13 - 14 - 15 - 16 - 17 - 18 - 19 - 21 filter: "template" parameters: - "throughput" ``` Example of "table\_details" which generates "Detailed Test Results - VPP Performance Results": ``` type: "table" title: "Detailed Test Results - VPP Performance Results" algorithm: "table_details" output-file-ext: ".csv" output-file: "{DIR[WORKING]}/vpp_performance_results" columns: - title: "Name" data: "data test_name" - title: "Documentation" ``` ``` data: "data test_documentation" - title: "Status" data: "data test_msg" data: csit-vpp-perf-1707-all: - 17 filter: "all" parameters: - "parent" - "doc" - "msg" ``` Example of "table\_details" which generates "Test configuration - VPP Performance Test Configs": ``` type: "table" title: "Test configuration - VPP Performance Test Configs" algorithm: "table_details" output-file-ext: ".csv" output-file: "{DIR[WORKING]}/vpp_test_configuration" columns: title: "Name" data: "data name" title: "VPP API Test (VAT) Commands History - Commands Used Per Test Case" data: "data show-run" csit-vpp-perf-1707-all: - 17 filter: "all" parameters: - "parent" - "name" - "show-run" ``` #### **Section: Plot** This section defines a plot to be generated. There can be 0 or more "plot" sections. This section has these parts: - type: "plot" says that this section defines a plot. - title: Plot title used in the logs. Title which is displayed is in the section "layout". - output-file-type: format of the output file. - output-file: file which the plot will be written to. - algorithm: Algorithm used to generate the plot. The other parameters in this section must provide all information needed by plot.ly to generate the plot. For example: - traces - layout - These parameters are transparently passed to plot.ly. - data: Specify the jobs and numbers of builds which data is used to generate the plot. - filter: filter applied on the input data. • parameters: Only these parameters will be put to the output data structure. The structure of the section "Plot" is as follows (example of a plot showing throughput in a chart box-with-whiskers): ``` type: "plot" \textbf{title: "VPP Performance 64B-1t1c-(eth|dot1q|dot1ad)-(l2xcbase|l2bdbasemaclrn)-ndrdisc"} algorithm: "plot_performance_box" output-file-type: ".html" output-file: "{DIR[STATIC, VPP]}/64B-1t1c-l2-sel1-ndrdisc" csit-vpp-perf-1707-all: - 9 - 10 - 13 - 14 - 15 - 16 - 17 - 18 - 19 - 21 # Keep this formatting, the filter is enclosed with " (quotation mark) and # each tag is enclosed with ' (apostrophe). filter: "'64B' and 'BASE' and 'NDRDISC' and '1T1C' and ('L2BDMACSTAT' or 'L2BDMACLRN' or 'L2XCFWD →') and not 'VHOST'" parameters: - "throughput" - "parent" traces: hoverinfo: "x+y" boxpoints: "outliers" whiskerwidth: 0 title: "64B-1t1c-(eth|dot1q|dot1ad)-(12xcbase|12bdbasemaclrn)-ndrdisc" xaxis: autorange: True autotick: False fixedrange: False gridcolor: "rgb(238, 238, 238)" linecolor: "rgb(238, 238, 238)" linewidth: 1 showgrid: True showline: True showticklabels: True tickcolor: "rgb(238, 238, 238)" tickmode: "linear" title: "Indexed Test Cases" zeroline: False gridcolor: "rgb(238, 238, 238)'" hoverformat: ".4s" linecolor: "rgb(238, 238, 238)" linewidth: 1 range: [] showgrid: True showline: True showticklabels: True tickcolor: "rgb(238, 238, 238)" title: "Packets Per Second [pps]" zeroline: False boxmode: "group" ``` ``` boxgroupgap: 0.5 autosize: False margin: t: 50 b: 20 l: 50 r: 20 showlegend: True legend: orientation: "h" width: 700 height: 1000 ``` The structure of the section "Plot" is as follows (example of a plot showing latency in a box chart): ``` type: "plot" title: "VPP Latency 64B-1t1c-(eth|dot1q|dot1ad)-(l2xcbase|l2bdbasemaclrn)-ndrdisc" algorithm: "plot_latency_box" output-file-type: ".html" output-file: "{DIR[STATIC, VPP]}/64B-1t1c-12-sel1-ndrdisc-lat50" data: csit-vpp-perf-1707-all: - 9 - 10 - 13 - 14 - 15 - 16 - 17 - 18 - 19 - 21 filter: "'64B' and 'BASE' and 'NDRDISC' and '1T1C' and ('L2BDMACSTAT' or 'L2BDMACLRN' or 'L2XCFWD →') and not 'VHOST'" parameters: - "latency" - "parent" traces: boxmean: False layout: title: "64B-1t1c-(eth|dot1q|dot1ad)-(l2xcbase|l2bdbasemaclrn)-ndrdisc" autorange: True autotick: False fixedrange: False gridcolor: "rgb(238, 238, 238)" linecolor: "rgb(238, 238, 238)" linewidth: 1 showgrid: True showline: True showtick labels\colon \textbf{True} tickcolor: "rgb(238, 238, 238)" tickmode: "linear" title: "Indexed Test Cases" zeroline: False yaxis: gridcolor: "rgb(238, 238, 238)'" hoverformat: "" linecolor: "rgb(238, 238, 238)" linewidth: 1 ``` ``` range: [] showgrid: True showline: True showticklabels: True tickcolor: "rgb(238, 238, 238)" title: "Latency min/avg/max [uSec]" zeroline: False boxmode: "group" boxgroupgap: 0.5 autosize: False margin: t: 50 b: 20 1: 50 r: 20 showlegend: True legend: orientation: "h" width: 700 height: 1000 ``` The structure of the section "Plot" is as follows (example of a plot showing VPP HTTP server performance in a box chart with pre-defined data "plot-vpp-http-server-performance" set and plot layout "plot-cps"): ``` type: "plot" title: "VPP HTTP Server Performance" algorithm: "plot_http_server_perf_box" output-file-type: ".html" output-file: "{DIR[STATIC, VPP]}/http-server-performance-cps" "plot-vpp-httlp-server-performance" \mbox{\tt\#} Keep this formatting, the filter is enclosed with " (quotation mark) and # each tag is enclosed with ' (apostrophe). filter: "'HTTP' and 'TCP_CPS'" parameters: - "result" - "name" traces: hoverinfo: "x+y" boxpoints: "outliers" whiskerwidth: 0 layout: title: "VPP HTTP Server Performance" lavout: "plot-cps" ``` #### Section: file This section defines a file to be generated. There can be 0 or more "file" sections. This section has the following parts: - type: "file" says that this section defines a file. - title: Title of the table. - algorithm: Algorithm which is used to generate the file. The other parameters in this section must provide all information needed by the used algorithm. - output-file-ext: extension of the output file. - output-file: file which the file will be written to. - file-header: The header of the generated .rst file. - dir-tables: The directory with the tables. - data: Specify the jobs and builds which data is used to generate the table. - filter: filter based on tags applied on the input data, if "all" is used, no filtering is done. - parameters: Only these parameters will be put to the output data structure. - chapters: the hierarchy of chapters in the generated file. - start-level: the level of the top-level chapter. The structure of the section "file" is as follows (example): ``` type: "file" title: "VPP Performance Results" algorithm: "file_test_results" output-file-ext: ".rst" output-file: "{DIR[DTR,PERF,VPP]}/vpp_performance_results" file-header: "\n.. |br| raw:: html\n\n \hookrightarrow|preout| raw:: html\n\n \n\n" dir-tables: "{DIR[DTR,PERF,VPP]}" data: csit-vpp-perf-1707-all: - 22 filter: "all" parameters: - "name" - "doc" - "level" data-start-level: 2 # 0, 1, 2, ... chapters-start-level: 2 # 0, 1, 2, ... ``` #### Static content - Manually created / edited files. - .rst files, static .csv files, static pictures (.svg), ... - Stored in CSIT git repository. No more details about the static content in this document. ## Data to process The PAL processes tests results and other information produced by Jenkins jobs. The data are now stored as robot results in Jenkins (TODO: store the data in nexus) either as .zip and / or .xml files. # 3.3.3 Data processing As the first step, the data are downloaded and stored locally (typically on a Jenkins slave). If .zip files are used, the given .xml files are extracted for further processing. Parsing of the .xml files is performed by a class derived from "robot.api.ResultVisitor", only necessary methods are overridden. All and only necessary data is extracted from .xml file and stored in a structured form. The parsed data are stored as the multi-indexed pandas. Series data type. Its structure is as follows: "job name", "build", "metadata", "suites", "tests" are indexes to access the data. For example: ``` data = job 1 name: build 1: metadata: metadata suites: suites tests: tests build N: metadata: metadata suites: suites tests: tests job M name: build 1: metadata: metadata suites: suites tests: tests build N: metadata: metadata suites: suites tests: tests ``` Using indexes data["job 1 name"]["build 1"]["tests"] (e.g.: data["csit-vpp-perf-1704-all"]["17"]["tests"]) we get a list of all tests with all tests data. Data will not be accessible directly using indexes, but using getters and filters. ## Structure of metadata: ``` "metadata": { "version": "VPP version", "job": "Jenkins job name" "build": "Information about the build" }, ``` #### Structure of suites: ``` "suites": { "Suite name 1": { "doc": "Suite 1 documentation" "parent": "Suite 1 parent" } ``` ``` "Suite name N": { "doc": "Suite N documentation" "parent": "Suite N parent" } ``` #### Structure of tests: #### Performance tests: ``` "tests": { "ID": { "name": "Test name", "parent": "Name of the parent of the test", "doc": "Test documentation" "msg": "Test message" "tags": ["tag 1", "tag 2", "tag n"], "type": "PDR" | "NDR", "throughput": { "value": int, "unit": "pps" | "bps" | "percentage" "direction1": { "100": { "min": int, "avg": int, "max": int }, "50": { # Only for NDR "min": int, "avg": int, "max": int "10": { # Only for NDR "min": int, "avg": int, "max": int } }, "direction2": { "100": { "min": int, "avg": int, "max": int "50": { # Only for NDR "min": int, "avg": int, "max": int }, "10": { # Only for NDR "min": int, "avg": int, "max": int } } }, "lossTolerance": "lossTolerance" # Only for PDR "vat-history": "DUT1 and DUT2 VAT History" }, "show-run": "Show Run" ``` #### Functional tests: Note: ID is the lowercase full path to the test. #### **Data filtering** The first step when generating an element is getting the data needed to construct the element. The data are filtered from the processed input data. The data filtering is based on: - job name(s). - build number(s). - tag(s). - required data only this data is included in the output. WARNING: The filtering is based on tags, so be careful with tagging. For example, the element which specification includes: will be constructed using data from the job "csit-vpp-perf-1707-all", for all listed builds and the tests with the list of tags matching the filter conditions. The output data structure for filtered test data is: ``` - job 1 - build 1 - test 1 - parameter 1 - parameter 2 ... - parameter n ... - test n ... - build n ... - job n ``` #### **Data analytics** Data analytics part implements: - methods to compute statistical data from the filtered input data. - trending. #### Throughput Speedup Analysis - Multi-Core with Multi-Threading Throughput Speedup Analysis (TSA) calculates throughput speedup ratios for tested 1-, 2- and 4-core multi-threaded VPP configurations using the following formula: ``` N_core_throughput N_core_throughput_speedup = ------ 1_core_throughput ``` Multi-core throughput speedup ratios are plotted in grouped bar graphs for throughput tests with 64B/78B frame size, with number of cores on X-axis and speedup ratio on Y-axis. For better comparison multiple test results' data sets are plotted per each graph: - graph type: grouped bars; - graph X-axis: (testcase index, number of cores); - graph Y-axis: speedup factor. Subset of existing performance tests is covered by TSA graphs. ## Model for TSA: ``` type: "plot" title: "TSA: 64B-*-(eth|dot1q|dot1ad)-(l2xcbase|l2bdbasemaclrn)-ndrdisc" algorithm: "plot_throughput_speedup_analysis" output-file-type: ".html" output-file: "{DIR[STATIC, VPP]}/10ge2p1x520-64B-12-tsa-ndrdisc" data: "plot-throughput-speedup-analysis" filter: "'NIC_Intel-X520-DA2' and '64B' and 'BASE' and 'NDRDISC' and ('L2BDMACSTAT' or 'L2BDMACLRN →' or 'L2XCFWD') and not 'VHOST'" parameters: "throughput" "parent" ``` ``` - "tags" layout: title: "64B-*-(eth|dot1q|dot1ad)-(12xcbase|12bdbasemaclrn)-ndrdisc" layout: "plot-throughput-speedup-analysis" ``` #### Comparison of results from two sets of the same test executions This algorithm enables comparison of results coming from two sets of the same test executions. It is used to quantify performance changes across all tests after test environment changes e.g. Operating System upgrades/patches, Hardware changes. It is assumed that each set of test executions includes multiple runs of the same tests, 10 or more, to verify test results repeatibility and to yield statistically meaningful results data. Comparison results are presented in a table with a specified number of the best and the worst relative changes between the two sets. Following table columns are defined: - name of the test: - throughput mean values of the reference set; - throughput standard deviation of the reference set; - throughput mean values of the set to compare; - throughput standard deviation of the set to compare; - relative change of the mean values. #### The model The model specifies: - type: "table" means this section defines a table. - title: Title of the table. - algorithm: Algorithm which is used to generate the table. The other parameters in this section must provide all information needed by the used algorithm. - output-file-ext: Extension of the output file. - output-file: File which the table will be written to. - reference the builds which are used as the reference for comparison. - compare the builds which are compared to the reference. - data: Specify the sources, jobs and builds, providing data for generating the table. - filter: Filter based on tags applied on the input data, if "template" is used, filtering is based on the template. - parameters: Only these parameters will be put to the output data structure. - nr-of-tests-shown: Number of the best and the worst tests presented in the table. Use 0 (zero) to present all tests. ## Example: ``` type: "table" title: "Performance comparison" algorithm: "table_perf_comparison" output-file-ext: ".csv" output-file: "{DIR[DTR,PERF,VPP,IMPRV]}/vpp_performance_comparison" ``` ``` reference: title: "csit-vpp-perf-1801-all - 1" csit-vpp-perf-1801-all: - 1 - 2 compare: title: "csit-vpp-perf-1801-all - 2" data: csit-vpp-perf-1801-all: - 1 - 2 data: "vpp-perf-comparison" filter: "all" parameters: - "name" - "parent" - "throughput" nr-of-tests-shown: 20 ``` #### Advanced data analytics In the future advanced data analytics (ADA) will be added to analyze the telemetry data collected from SUT telemetry sources and correlate it to performance test results. #### **TODO** - describe the concept of ADA. - add specification. ## 3.3.4 Data presentation Generates the plots and tables according to the report models per specification file. The elements are generated using algorithms and data specified in their models. #### **Tables** - tables are generated by algorithms implemented in PAL, the model includes the algorithm and all necessary information. - output format: csv - generated tables are stored in specified directories and linked to .rst files. #### **Plots** - plot.ly<sup>181</sup> is currently used to generate plots, the model includes the type of plot and all the necessary information to render it. - output format: html. - generated plots are stored in specified directories and linked to .rst files. <sup>181</sup> https://plot.ly/ ## 3.3.5 Report generation Report is generated using Sphinx and Read\_the\_Docs template. PAL generates html and pdf formats. It is possible to define the content of the report by specifying the version (TODO: define the names and content of versions). ## The process - 1. Read the specification. - 2. Read the input data. - 3. Process the input data. - 4. For element (plot, table, file) defined in specification: - a. Get the data needed to construct the element using a filter. - b. Generate the element. - c. Store the element. - 5. Generate the report. - 6. Store the report (Nexus). The process is model driven. The elements' models (tables, plots, files and report itself) are defined in the specification file. Script reads the elements' models from specification file and generates the elements. It is easy to add elements to be generated in the report. If a new type of an element is required, only a new algorithm needs to be implemented and integrated. ## 3.3.6 Continuous Performance Measurements and Trending ## Performance analysis and trending execution sequence: CSIT PA runs performance analysis, change detection and trending using specified trend analysis metrics over the rolling window of last <N> sets of historical measurement data. PA is defined as follows: - 1. PA job triggers: - 1. By PT job at its completion. - 2. Manually from Jenkins UI. - 2. Download and parse archived historical data and the new data: - 1. New data from latest PT job is evaluated against the rolling window of <N> sets of historical data. - 2. Download RF output.xml files and compressed archived data. - 3. Parse out the data filtering test cases listed in PA specification (part of CSIT PAL specification file). - 3. Calculate trend metrics for the rolling window of <N> sets of historical data: - 1. Calculate quartiles Q1, Q2, Q3. - 2. Trim outliers using IOR. - 3. Calculate TMA and TMSD. - 4. Calculate normal trending range per test case based on TMA and TMSD. - 4. Evaluate new test data against trend metrics: - 1. If within the range of (TMA +/- 3\*TMSD) => Result = Pass, Reason = Normal. - 2. If below the range => Result = Fail, Reason = Regression. - 3. If above the range => Result = Pass, Reason = Progression. - 5. Generate and publish results - 1. Relay evaluation result to job result. - 2. Generate a new set of trend analysis summary graphs and drill-down graphs. - 1. Summary graphs to include measured values with Normal, Progression and Regression markers. MM shown in the background if possible. - 2. Drill-down graphs to include MM, TMA and TMSD. - 3. Publish trend analysis graphs in html format on https://docs.fd.io/csit/master/trending/. ## Parameters to specify: General section - parameters common to all plots: - type: "cpta"; - title: The title of this section; - output-file-type: only ".html" is supported; - output-file: path where the generated files will be stored. #### Plots section: - plot title; - output file name; - input data for plots; - job to be monitored the Jenkins job which results are used as input data for this test; - builds used for trending plot(s) specified by a list of build numbers or by a range of builds defined by the first and the last build number; - tests to be displayed in the plot defined by a filter; - list of parameters to extract from the data; - plot layout #### Example: ``` type: "cpta" title: "Continuous Performance Trending and Analysis" output-file-type: ".html" output-file: "{DIR[STATIC, VPP]}/cpta" plots: - title: "VPP 1T1C L2 64B Packet Throughput - Trending" output-file-name: "12-1t1c-x520" data: "plot-performance-trending-vpp" filter: "'NIC_Intel-X520-DA2' and 'MRR' and '64B' and ('BASE' or 'SCALE') and '1T1C' and ( → 'L2BDMACSTAT' or 'L2BDMACLRN' or 'L2XCFWD') and not 'VHOST' and not 'MEMIF'" parameters: - "result" layout: "plot-cpta-vpp" - title: "DPDK 4T4C IMIX MRR Trending" output-file-name: "dpdk-imix-4t4c-x1710" data: "plot-performance-trending-dpdk" ``` ``` filter: "'NIC_Intel-XL710' and 'IMIX' and 'MRR' and '4T4C' and 'DPDK'" parameters: - "result" layout: "plot-cpta-dpdk" ``` #### The Dashboard Performance dashboard tables provide the latest VPP throughput trend, trend compliance and detected anomalies, all on a per VPP test case basis. The Dashboard is generated as three tables for 1t1c, 2t2c and 4t4c MRR tests. At first, the .csv tables are generated (only the table for 1t1c is shown): ``` type: "table" title: "Performance trending dashboard" algorithm: "table_perf_trending_dash" output-file-ext: ".csv" output-file: "{DIR[STATIC, VPP]}/performance-trending-dashboard-1t1c" data: "plot-performance-trending-all" filter: "'MRR' and '1T1C'" parameters: - "name' - "parent" - "result" ignore-list: "tests.vpp.perf.l2.10ge2p1x520-eth-l2bdscale1mmaclrn-mrr.tc01-64b-1t1c-eth-l2bdscale1mmaclrn- →ndrdisc" outlier-const: 1.5 window: 14 evaluated-window: 14 long-trend-window: 180 ``` Then, html tables stored inside .rst files are generated: ``` type: "table" title: "HTML performance trending dashboard 1t1c" algorithm: "table_perf_trending_dash_html" input-file: "{DIR[STATIC, VPP]}/performance-trending-dashboard-1t1c.csv" output-file: "{DIR[STATIC, VPP]}/performance-trending-dashboard-1t1c.rst" ``` ## 3.3.7 Root Cause Analysis Root Cause Analysis (RCA) by analysing archived performance results – re-analyse available data for specified: - range of jobs builds, - set of specific tests and - PASS/FAIL criteria to detect performance change. In addition, PAL generates trending plots to show performance over the specified time interval. #### Root Cause Analysis - Option 1: Analysing Archived VPP Results It can be used to speed-up the process, or when the existing data is sufficient. In this case, PAL uses existing data saved in Nexus, searches for performance degradations and generates plots to show performance over the specified time interval for the selected tests. ## **Execution Sequence** - 1. Download and parse archived historical data and the new data. - 2. Calculate trend metrics. - 3. Find regression / progression. - 4. Generate and publish results: - 1. Summary graphs to include measured values with Progression and Regression markers. - 2. List the DUT build(s) where the anomalies were detected. #### **CSIT PAL Specification** - What to test: - first build (Good); specified by the Jenkins job name and the build number - last build (Bad); specified by the Jenkins job name and the build number - step (1..n). - Data: - tests of interest; list of tests (full name is used) which results are used ## Example: TODO ## 3.3.8 API ## List of modules, classes, methods and functions ``` specification_parser.py class Specification Methods: read_specification set_input_state set_input_file_name Getters: specification environment debug is_debug input builds output tables plots ``` ``` files static input_data_parser.py class InputData Methods: read_data filter_data Getters: data metadata suites tests environment.py Functions: clean_environment class Environment Methods: set_environment Getters: environment input_data_files.py Functions: download_data_files unzip_files generator_tables.py Functions: generate_tables Functions implementing algorithms to generate particular types of tables (called by the function "generate_tables"): table_details table_performance_improvements generator_plots.py Functions: generate_plots Functions implementing algorithms to generate particular types of plots (called by the function "generate_plots"): plot_performance_box plot_latency_box ``` ``` generator_files.py Functions: generate_files Functions implementing algorithms to generate particular types of files (called by the function "generate_files"): file_test_results report.py Functions: generate_report Functions implementing algorithms to generate particular types of report (called by the function "generate_report"): generate_html_report generate_pdf_report Other functions called by the function "generate_report": archive_input_data archive_report ``` #### **PAL** functional diagram ## How to add an element Element can be added by adding it's model to the specification file. If the element is to be generated by an existing algorithm, only it's parameters must be set. If a brand new type of element needs to be added, also the algorithm must be implemented. Element generation algorithms are implemented in the files with names starting with "generator" prefix. The name of the function implementing the algorithm and the name of algorithm in the specification file have to be the same. # 3.4 CSIT RF Tags Descriptions All CSIT test cases are labelled with Robot Framework tags used to allow for easy test case type identification, test case grouping and selection for execution. Following sections list currently used CSIT TAGs and their documentation based on the content of tag documentation rst file<sup>182</sup>. ## 3.4.1 Testbed Topology Tags ## 2\_NODE\_DOUBLE\_LINK\_TOPO 2 nodes connected in a circular topology with two links interconnecting the devices. ## 2\_NODE\_SINGLE\_LINK\_TOPO 2 nodes connected in a circular topology with at least one link interconnecting devices. # 3\_NODE\_DOUBLE\_LINK\_TOPO 3 nodes connected in a circular topology with two links interconnecting the devices. ## 3\_NODE\_SINGLE\_LINK\_TOPO 3 nodes connected in a circular topology with at least one link interconnecting devices. ## 3.4.2 Objective Tags ## SKIP\_PATCH Test case(s) marked to not run in case of vpp-csit-verify (i.e. VPP patch) and csit-vpp-verify jobs (i.e. CSIT patch). #### SKIP\_VPP\_PATCH Test case(s) marked to not run in case of vpp-csit-verify (i.e. VPP patch). ## 3.4.3 Environment Tags ## **HW\_ENV** DUTs and TGs are running on bare metal. #### VM\_ENV DUTs and TGs are running in virtual environment. ## VPP\_VM\_ENV DUTs with VPP and capable of running Virtual Machine. <sup>182</sup> https://git.fd.io/csit/tree/docs/tag\_documentation.rst?h=rls2101.1 # 3.4.4 NIC Model Tags NIC\_Intel-X520-DA2 Intel X520-DA2 NIC. NIC\_Intel-XL710 Intel XL710 NIC. NIC\_Intel-X710 Intel X710 NIC. NIC\_Intel-XXV710 Intel XXV710 NIC. NIC\_Cisco-VIC-1227 VIC-1227 by Cisco. NIC\_Cisco-VIC-1385 VIC-1385 by Cisco. NIC\_Amazon-Nitro-50G Amazon EC2 ENA NIC. 3.4.5 Scaling Tags FIB\_20K 2x10,000 entries in single fib table FIB\_200K 2x100,000 entries in single fib table FIB\_2M 2x1,000,000 entries in single fib table L2BD\_1 Test with 1 L2 bridge domain. L2BD\_10 Test with 10 L2 bridge domains. # L2BD\_100 Test with 100 L2 bridge domains. ## L2BD\_1K Test with 1000 L2 bridge domains. # VLAN\_1 Test with 1 VLAN sub-interface. # VLAN\_10 Test with 10 VLAN sub-interfaces. # VLAN\_100 Test with 100 VLAN sub-interfaces. ## VLAN\_1K Test with 1000 VLAN sub-interfaces. # VXLAN\_1 Test with 1 VXLAN tunnel. # VXLAN\_10 Test with 10 VXLAN tunnels. # VXLAN\_100 Test with 100 VXLAN tunnels. # VXLAN\_1K Test with 1000 VXLAN tunnels. # $TNL_{t}$ IPSec in tunnel mode - {t} tunnels. # SRC\_USER\_1 Traffic flow with 1 unique IP (users) in one direction. # SRC\_USER\_10 Traffic flow with 10 unique IPs (users) in one direction. # SRC\_USER\_100 Traffic flow with 100 unique IPs (users) in one direction. ## SRC\_USER\_1000 Traffic flow with 1000 unique IPs (users) in one direction. ## SRC\_USER\_2000 Traffic flow with 2000 unique IPs (users) in one direction. #### SRC\_USER\_4000 Traffic flow with 4000 unique IPs (users) in one direction. #### 100\_FLOWS Traffic stream with 100 unique flows (10 IPs/users x 10 UDP ports) in one direction. ## 10k\_FLOWS Traffic stream with 10 000 unique flows (10 IPs/users x 1000 UDP ports) in one direction. ## 100k\_FLOWS Traffic stream with 100 000 unique flows (100 IPs/users x 1000 UDP ports) in one direction. #### HOSTS\_1024 Stateless or stateful traffic stream with 1024 client source IP4 addresses, usually with 63 flow differing in source port number. Could be UDP or TCP. If NAT is used, the clients are inside. Outside IP range can differ. ## HOSTS\_4096 Stateless or stateful traffic stream with 4096 client source IP4 addresses, usually with 63 flow differing in source port number. Could be UDP or TCP. If NAT is used, the clients are inside. Outside IP range can differ. ## HOSTS\_16384 Stateless or stateful traffic stream with 16384 client source IP4 addresses, usually with 63 flow differing in source port number. Could be UDP or TCP. If NAT is used, the clients are inside. Outside IP range can differ. ## HOSTS\_65536 Stateless or stateful traffic stream with 65536 client source IP4 addresses, usually with 63 flow differing in source port number. Could be UDP or TCP. If NAT is used, the clients are inside. Outside IP range can differ. # HOSTS\_262144 Stateless or stateful traffic stream with 262144 client source IP4 addresses usually with 63 flow differing in source port number. Could be UDP or TCP. If NAT is used, the clients are inside. Outside IP range can differ. #### **GENEVE4\_1TUN** Test with 1 GENEVE IPv4 tunnel. # **GENEVE4\_4TUN** Test with 4 GENEVE IPv4 tunnels. #### **GENEVE4\_16TUN** Test with 16 GENEVE IPv4 tunnels. # **GENEVE4\_64TUN** Test with 64 GENEVE IPv4 tunnels. ## GENEVE4\_256TUN Test with 256 GENEVE IPv4 tunnels. # GENEVE4\_1024TUN Test with 1024 GENEVE IPv4 tunnels. # 3.4.6 Test Category Tags #### **FUNCTEST** All functional test cases. ## **PERFTEST** All performance test cases. # 3.4.7 Performance Type Tags #### **NDRPDR** Single test finding both No Drop Rate and Partial Drop Rate simultaneously. The search is done by optimized algorithm which performs multiple trial runs at different durations and transmit rates. The results come from the final trials, which have duration of 30 seconds. #### **MRR** Performance tests where TG sends the traffic at maximum rate (line rate) and reports total sent/received packets over trial duration. The result is an average of 10 trials of 1 second duration. #### **SOAK** Performance tests using PLRsearch to find the critical load. # **RECONF** Performance tests aimed to measure lost packets (time) when performing reconfiguration while full throughput offered load is applied. # 3.4.8 Ethernet Frame Size Tags These are describing the traffic offered by Traffic Generator, "primary" traffic in case of asymmetric load. For traffic between DUTs, or for "secondary" traffic, see \${overhead}} value. #### 64B 64B frames used for test. Generic ethernet or IPv4. ## 78B 78B frames used for test. Ipv6. #### 114B 114B frames used for test. IPv4+vxlan. #### 118B 118B frames used for test. Dot1q+IPv4+vxlan. #### **IMIX** IMIX frame sequence (28x 64B, 16x 570B, 4x 1518B) used for test. #### 1460B 1460B frames used for test. #### 1480B 1480B frames used for test. #### 1514B 1514B frames used for test. #### 1518B 1518B frames used for test. #### 9000B 9000B frames used for test. # 3.4.9 Test Type Tags #### **BASE** Baseline test cases, no encapsulation, no feature(s) configured in tests. No scaling whatsoever, beyond minimum needed for RSS. #### **IP4BASE** IPv4 baseline test cases, no encapsulation, no feature(s) configured in tests. Minimal number of routes. Other quantities may be scaled. #### **IP6BASE** IPv6 baseline test cases, no encapsulation, no feature(s) configured in tests. #### **L2XCBASE** L2XC baseline test cases, no encapsulation, no feature(s) configured in tests. #### **L2BDBASE** L2BD baseline test cases, no encapsulation, no feature(s) configured in tests. #### L2PATCH L2PATCH baseline test cases, no encapsulation, no feature(s) configured in tests. #### **SCALE** Scale test cases. Other tags specify which quantities are scaled. Also applies if scaling is set on TG only (e.g. DUT works as IP4BASE). #### **ENCAP** Test cases where encapsulation is used. Use also encapsulation tag(s). #### **FEATURE** At least one feature is configured in test cases. Use also feature tag(s). #### **UDP** Tests which use any kind of UDP traffic (STL or ASTF profile). #### **TCP** Tests which use any kind of TCP traffic (STL or ASTF profile). #### UDP\_UDIR Tests which use unidirectional UDP traffic (STL profile only). ## UDP\_BIDIR Tests which use bidirectional UDP traffic (STL profile only). ## UDP\_CPS Tests which measure connections per second on minimal UDP pseudoconnections. This implies ASTF traffic profile is used. This tag selects specific output processing in PAL. ## TCP\_CPS Tests which measure connections per second on empty TCP connections. This implies ASTF traffic profile is used. This tag selects specific output processing in PAL. #### TCP\_RPS Tests which measure requests per second on empty TCP connections. This implies ASTF traffic profile is used. This tag selects specific output processing in PAL. ## UDP\_PPS Tests which measure packets per second on lightweight UDP transactions. This implies ASTF traffic profile is used. This tag selects specific output processing in PAL. ## TCP\_PPS Tests which measure packets per second on lightweight TCP transactions. This implies ASTF traffic profile is used. This tag selects specific output processing in PAL. #### **HTTP** Tests which use traffic formed of valid HTTP requests (and responses). ## LDP\_NGINX LDP NGINX is un-modified NGINX with VPP via LD\_PRELOAD. # **NF\_DENSITY** Performance tests that measure throughput of multiple VNF and CNF service topologies at different service densities. # 3.4.10 NF Service Density Tags #### CHAIN NF service density tests with VNF or CNF service chain topology(ies). #### **PIPE** NF service density tests with CNF service pipeline topology(ies). # NF\_L3FWDIP4 NF service density tests with DPDK I3fwd IPv4 routing as NF workload. # NF\_VPPIP4 NF service density tests with VPP IPv4 routing as NF workload. #### ${r}R{c}C$ Service density matrix locator $\{r\}R\{c\}C$ , $\{r\}Row$ denoting number of service instances, $\{c\}Column$ denoting number of NFs per service instance. $\{r\}=(1,2,4,6,8,10)$ , $\{c\}=(1,2,4,6,8,10)$ . ## ${n}VM{t}T$ Service density {n}VM{t}T, {n}Number of NF Qemu VMs, {t}Number of threads per NF. #### {n}DCRt}T Service density {n}DCR{t}T, {n}Number of NF Docker containers, {t}Number of threads per NF. # {n}\_ADDED\_CHAINS {n}Number of chains (or pipelines) added (and/or removed) during RECONF test. # 3.4.11 Forwarding Mode Tags ## L2BDMACSTAT VPP L2 bridge-domain, L2 MAC static. ## L2BDMACLRN VPP L2 bridge-domain, L2 MAC learning. #### L2XCFWD VPP L2 point-to-point cross-connect. ## **IP4FWD** VPP IPv4 routed forwarding. # **IP6FWD** VPP IPv6 routed forwarding. ## LOADBALANCER\_MAGLEV VPP Load balancer maglev mode. ## LOADBALANCER\_L3DSR VPP Load balancer I3dsr mode. # LOADBALANCER\_NAT4 VPP Load balancer nat4 mode. # 3.4.12 Underlay Tags ## **IP4UNRLAY** IPv4 underlay. ## **IP6UNRLAY** IPv6 underlay. ## **MPLSUNRLAY** MPLS underlay. # 3.4.13 Overlay Tags # **L2OVRLAY** L2 overlay. # **IP4OVRLAY** IPv4 overlay (IPv4 payload). # **IP6OVRLAY** IPv6 overlay (IPv6 payload). # 3.4.14 Tagging Tags # DOT1Q All test cases with dot1q. # DOT1AD All test cases with dot1ad. # 3.4.15 Encapsulation Tags # ETH All test cases with base Ethernet (no encapsulation). LISP All test cases with LISP. **LISPGPE** All test cases with LISP-GPE. LISP\_IP4o4 All test cases with LISP\_IP4o4. LISPGPE\_IP4o4 All test cases with LISPGPE\_IP4o4. LISPGPE\_IP6o4 All test cases with LISPGPE\_IP6o4. LISPGPE\_IP4o6 All test cases with LISPGPE\_IP4o6. LISPGPE\_IP6o6 All test cases with LISPGPE\_IP6o6. **VXLAN** All test cases with Vxlan. **VXLANGPE** All test cases with VXLAN-GPE. # GRE All test cases with GRE. ## **GTPU** All test cases with GTPU. #### **IPSEC** All test cases with IPSEC. #### SRv6 All test cases with Segment routing over IPv6 dataplane. ## SRv6\_1SID All SRv6 test cases with single SID. # SRv6\_2SID\_DECAP All SRv6 test cases with two SIDs and with decapsulation. # SRv6\_2SID\_NODECAP All SRv6 test cases with two SIDs and without decapsulation. ## **GENEVE** All test cases with GENEVE. #### GENEVE\_L3MODE All test cases with GENEVE tunnel in L3 mode. # 3.4.16 Interface Tags #### **PHY** All test cases which use physical interface(s). #### **GSO** All test cases which uses Generic Segmentation Offload. ## **VHOST** All test cases which uses VHOST. ## VHOST\_1024 All test cases which uses VHOST DPDK driver with qemu queue size set to 1024. ## **VIRTIO** All test cases which uses VIRTIO native VPP driver. # VIRTIO\_1024 All test cases which uses VIRTIO native VPP driver with qemu queue size set to 1024. # CFS\_OPT All test cases which uses VM with optimised scheduler policy. #### **TUNTAP** All test cases which uses TUN and TAP. #### **AFPKT** All test cases which uses AFPKT. #### **NETMAP** All test cases which uses Netmap. #### **MEMIF** All test cases which uses Memif. ## SINGLE\_MEMIF All test cases which uses only single Memif connection per DUT. One DUT instance is running in container having one physical interface exposed to container. #### **LBOND** All test cases which uses link bonding (BondEthernet interface). # LBOND\_DPDK All test cases which uses DPDK link bonding. # LBOND\_VPP All test cases which uses VPP link bonding. ## LBOND\_MODE\_XOR All test cases which uses link bonding with mode XOR. # LBOND\_MODE\_LACP All test cases which uses link bonding with mode LACP. ## LBOND\_LB\_L34 All test cases which uses link bonding with load-balance mode I34. #### LBOND\_1L All test cases which uses one link for link bonding. # LBOND\_2L All test cases which uses two links for link bonding. ## DRV\_AVF All test cases which uses Intel Adaptive Virtual Function (AVF) device plugin for VPP. This plugins provides native device support for Intel AVF. AVF is driver specification for current and future Intel Virtual Function devices. In essence, today this driver can be used only with Intel XL710 / X710 / XXV710 adapters. # DRV\_VFIO\_PCI All test cases which uses vfio-pci device driver. It supports variety of NIC adapters. # DRV\_RDMA\_CORE All test cases which uses rdma-core device driver. It supports Mellanox NIC adapters. ## RXQ\_SIZE\_{n} All test cases which RXQ size (RX descriptors) are set to {n}. Default is 0, which means VPP (API) default. ## TXQ\_SIZE\_{n} All test cases which TXQ size (TX descriptors) are set to {n}. Default is 0, which means VPP (API) default. # 3.4.17 Feature Tags #### **IACLDST** iACL destination. ## **ADLALWLIST** ADL allowlist. ## NAT44 NAT44 configured and tested. ## NAT64 NAT44 configured and tested. # ACL ACL plugin configured and tested. #### **IACL** ACL plugin configured and tested on input path. # OACL ACL plugin configured and tested on output path. #### **ACL\_STATELESS** ACL plugin configured and tested in stateless mode (permit action). # **ACL\_STATEFUL** ACL plugin configured and tested in stateful mode (permit+reflect action). ## ACL1 ACL plugin configured and tested with 1 not-hitting ACE. ## ACL10 ACL plugin configured and tested with 10 not-hitting ACEs. #### ACL50 ACL plugin configured and tested with 50 not-hitting ACEs. # SRv6\_PROXY SRv6 endpoint to SR-unaware appliance via proxy. # SRv6\_PROXY\_STAT SRv6 endpoint to SR-unaware appliance via static proxy. # SRv6\_PROXY\_DYN SRv6 endpoint to SR-unaware appliance via dynamic proxy. # SRv6\_PROXY\_MASQ SRv6 endpoint to SR-unaware appliance via masquerading proxy. # 3.4.18 Encryption Tags #### **IPSECSW** Crypto in software. #### **IPSECHW** Crypto in hardware. #### **IPSECTRAN** IPSec in transport mode. #### **IPSECTUN** IPSec in tunnel mode. ## **IPSECINT** IPSec in interface mode. ## **AES** IPSec using AES algorithms. # AES\_128\_CBC IPSec using AES 128 CBC algorithms. # AES\_128\_GCM IPSec using AES 128 GCM algorithms. ## AES\_256\_GCM IPSec using AES 256 GCM algorithms. #### **HMAC** IPSec using HMAC integrity algorithms. # HMAC\_SHA\_256 IPSec using HMAC SHA 256 integrity algorithms. # HMAC\_SHA\_512 IPSec using HMAC SHA 512 integrity algorithms. ## **SCHEDULER** IPSec using crypto sw scheduler engine. # 3.4.19 Client-Workload Tags #### VM All test cases which use at least one virtual machine. # **LXC** All test cases which use Linux container and LXC utils. ## **DRC** All test cases which use at least one Docker container. ## **DOCKER** All test cases which use Docker as container manager. ## **APP** All test cases with specific APP use. ## 3.4.20 Container Orchestration Tags #### **1VSWITCH** VPP running in Docker container acting as VSWITCH. #### 1VNF 1 VPP running in Docker container acting as VNF work load. ## 2VNF 2 VPP running in 2 Docker containers acting as VNF work load. ## **4VNF** 4 VPP running in 4 Docker containers acting as VNF work load. # 3.4.21 Multi-Threading Tags #### **STHREAD** Dynamic tag. All test cases using single poll mode thread. #### **MTHREAD** Dynamic tag. All test cases using more then one poll mode driver thread. #### 1NUMA All test cases with packet processing on single socket. #### 2NUMA All test cases with packet processing on two sockets. #### 1C 1 worker thread pinned to 1 dedicated physical core; or if HyperThreading is enabled, 2 worker threads each pinned to a separate logical core within 1 dedicated physical core. Main thread pinned to core 1. #### 2C 2 worker threads pinned to 2 dedicated physical cores; or if HyperThreading is enabled, 4 worker threads each pinned to a separate logical core within 2 dedicated physical cores. Main thread pinned to core 1. ## 4C 4 worker threads pinned to 4 dedicated physical cores; or if HyperThreading is enabled, 8 worker threads each pinned to a separate logical core within 4 dedicated physical cores. Main thread pinned to core 1. #### **1T1C** **Dynamic tag.** 1 worker thread pinned to 1 dedicated physical core. 1 receive queue per interface. Main thread pinned to core 1. # 2T2C **Dynamic tag.** 2 worker threads pinned to 2 dedicated physical cores. 1 receive queue per interface. Main thread pinned to core 1. #### 4T4C **Dynamic tag.** 4 worker threads pinned to 4 dedicated physical cores. 2 receive queues per interface. Main thread pinned to core 1. #### 2T1C **Dynamic tag.** 2 worker threads each pinned to a separate logical core within 1 dedicated physical core. 1 receive queue per interface. Main thread pinned to core 1. #### **4T2C** **Dynamic tag.** 4 worker threads each pinned to a separate logical core within 2 dedicated physical cores. 2 receive queues per interface. Main thread pinned to core 1. #### 8T4C **Dynamic tag.** 8 worker threads each pinned to a separate logical core within 4 dedicated physical cores. 4 receive queues per interface. Main thread pinned to core 1. # **BIBLIOGRAPHY** ``` [lxc] Linux Containers<sup>162</sup> [lxcnamespace] Resource management: Linux kernel Namespaces and cgroups<sup>163</sup>. [stgraber] LXC 1.0: Blog post series<sup>164</sup>. [lxcsecurity] Linux Containers Security<sup>165</sup>. [capabilities] Linux manual - capabilities - overview of Linux capabilities<sup>166</sup>. [cgroup1] Linux kernel documentation: cgroups<sup>167</sup>. [cgroup2] Linux kernel documentation: Control Group v2<sup>168</sup>. [selinux] SELinux Project Wiki<sup>169</sup>. [lxcsecfeatures] LXC 1.0: Security features<sup>170</sup>. [lxcsource] Linux Containers source<sup>171</sup>. [apparmor] Ubuntu AppArmor<sup>172</sup>. [seccomp] SECure COMPuting with filters<sup>173</sup>. [docker] Docker<sup>174</sup>. [k8sdoc] Kubernetes documentation<sup>175</sup>. ``` <sup>&</sup>lt;sup>162</sup> https://linuxcontainers.org/ <sup>163</sup> https://www.cs.ucsb.edu/~rich/class/cs293b-cloud/papers/lxc-namespace.pdf <sup>164</sup> https://stgraber.org/2013/12/20/lxc-1-0-blog-post-series/ <sup>165</sup> https://linuxcontainers.org/lxc/security/ <sup>166</sup> http://man7.org/linux/man-pages/man7/capabilities.7.html <sup>&</sup>lt;sup>167</sup> https://www.kernel.org/doc/Documentation/cgroup-v1/cgroups.txt <sup>168</sup> https://www.kernel.org/doc/Documentation/cgroup-v2.txt <sup>169</sup> http://selinuxproject.org/page/Main\_Page <sup>170</sup> https://stgraber.org/2014/01/01/lxc-1-0-security-features/ <sup>&</sup>lt;sup>171</sup> https://github.com/lxc/lxc <sup>172</sup> https://wiki.ubuntu.com/AppArmor <sup>173</sup> https://www.kernel.org/doc/Documentation/prctl/seccomp\_filter.txt <sup>174</sup> https://www.docker.com/what-docker <sup>175</sup> https://kubernetes.io/docs/home/