LXC/DRC Container Memif

Following sections include Throughput Speedup Analysis for VPP multi- core multi-thread configurations with no Hyper-Threading, specifically for tested 2t2c (2threads, 2cores) and 4t4c scenarios. 1t1c throughput results are used as a reference for reported speedup ratio. Performance is reported for VPP running in multiple configurations of VPP worker thread(s), a.k.a. VPP data plane thread(s), and their physical CPU core(s) placement.

CSIT source code for the test cases used for plots can be found in CSIT git repository.

3n-hsw-x520

64b-base_and_scale

Speedup: memif-3n-hsw-x520-64b-base_and_scale-ndr



Speedup: memif-3n-hsw-x520-64b-base_and_scale-pdr



3n-hsw-x710

64b-base_and_scale

Speedup: memif-3n-hsw-x710-64b-base_and_scale-ndr



Speedup: memif-3n-hsw-x710-64b-base_and_scale-pdr



3n-hsw-xl710

64b-base_and_scale

Speedup: memif-3n-hsw-xl710-64b-base_and_scale-ndr



Speedup: memif-3n-hsw-xl710-64b-base_and_scale-pdr



3n-skx-x710

64b-base_and_scale

Speedup: memif-3n-skx-x710-64b-base_and_scale-ndr



Speedup: memif-3n-skx-x710-64b-base_and_scale-pdr